

# Intel® Time Coordinated Compute (TCC) User Guide

June 2024

Intel Confidential

#### Notices & Disclaimers

 $Performance \ varies \ by \ use, configuration \ and \ other factors. \ Learn \ more \ at \ \underline{www.Intel.com/PerformanceIndex}.$ 

Performance results are based on testing as of dates shown in configurations and may not reflect all publicly available updates. See backup for configuration details. No product or component can be absolutely secure.

Your costs and results may vary.

Code names are used by Intel to identify products, technologies, or services that are in development and not publicly available. These are not "commercial" names and not intended to function as trademarks.

 $Intel \begin{tabular}{l} Intel \begin{tabular}{l} Intel \begin{tabular}{l} Evaluation Boost Technology requires a PC with a processor with Intel Turbo Boost Technology capability. Intel Turbo Boost Technology performance varies depending on hardware, software and overall system configuration. Check with your PC manufacturer on whether your system delivers Intel Turbo Boost Technology. For more information, see $\frac{http://www.intel.com/technology/turboboost}{http://www.intel.com/technology/turboboost}. \end{tabular}$ 

© Intel Corporation. Intel, the Intel logo, Intel Core, Intel SpeedStep, Intel vPro, VTune, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Other names and brands may be claimed as the property of others.

Document Number: 786715



| 1.0 Introduction                                                                                                                                                                                                                                                                                                                                                                              | 9                                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| 1.0 Introduction                                                                                                                                                                                                                                                                                                                                                                              | 9                                     |
| 2.0 Real-time Capabilities Overview                                                                                                                                                                                                                                                                                                                                                           | 9                                     |
| 2.0 Real-time Capabilities Overview                                                                                                                                                                                                                                                                                                                                                           | 9                                     |
| 2.0 Real-time Capabilities Overview                                                                                                                                                                                                                                                                                                                                                           |                                       |
| 2.1 Hardware Features  2.1.1 Hardware Optimizations Overview                                                                                                                                                                                                                                                                                                                                  |                                       |
| 2.1.1 Hardware Optimizations Overview                                                                                                                                                                                                                                                                                                                                                         |                                       |
| 2.2 Supported Hardware  2.2.1 Intel processors with Time Coordinated Compute sup 2.2.2 TSN-capable Ethernet Controllers  2.2.3 TSN capable Altera® FPGA solutions  2.2.4 TSN-capable Wireless Solutions  2.3 TCC enabled Software  2.3.1 Operating System Support  2.3.2 Hypervisor Support  2.3.3 UEFI-BIOS Support  2.3.4 Slim Bootloader Support  2.3.5 Other Analysis and Profiling Tools |                                       |
| 2.2.1 Intel processors with Time Coordinated Compute sup 2.2.2 TSN-capable Ethernet Controllers                                                                                                                                                                                                                                                                                               | port 12<br>13<br>13<br>14<br>14<br>14 |
| 2.2.2 TSN-capable Ethernet Controllers                                                                                                                                                                                                                                                                                                                                                        |                                       |
| 2.2.4 TSN-capable Wireless Solutions  2.3 TCC enabled Software                                                                                                                                                                                                                                                                                                                                | 13<br>14<br>14<br>14                  |
| 2.3 TCC enabled Software                                                                                                                                                                                                                                                                                                                                                                      | 14<br>14<br>14                        |
| 2.3.1 Operating System Support                                                                                                                                                                                                                                                                                                                                                                | 14<br>14<br>14                        |
| 2.3.2 Hypervisor Support                                                                                                                                                                                                                                                                                                                                                                      | 14                                    |
| 2.3.3 UEFI-BIOS Support                                                                                                                                                                                                                                                                                                                                                                       | 14                                    |
| 2.3.4 Slim Bootloader Support2.3.5 Other Analysis and Profiling Tools                                                                                                                                                                                                                                                                                                                         | 14                                    |
| 2.3.5 Other Analysis and Profiling Tools                                                                                                                                                                                                                                                                                                                                                      | 14                                    |
|                                                                                                                                                                                                                                                                                                                                                                                               |                                       |
| ANY 3 O LIME-SENSITIVE INETWORKING RETERENCE SOTTWARE                                                                                                                                                                                                                                                                                                                                         |                                       |
| 3.0 Time Coordinated Compute Quick Start Guide                                                                                                                                                                                                                                                                                                                                                |                                       |
| 3.1 Getting started with Intel® TCC                                                                                                                                                                                                                                                                                                                                                           |                                       |
| 3.2 Hardware Configuration                                                                                                                                                                                                                                                                                                                                                                    | 17                                    |
| 3.3 Firmware Configuration                                                                                                                                                                                                                                                                                                                                                                    | 17                                    |
| 3.3 Firmware Configuration                                                                                                                                                                                                                                                                                                                                                                    | 18                                    |
| 3.3.2 Power Management settings                                                                                                                                                                                                                                                                                                                                                               | 19                                    |
| 3.4 Operating System Configuration                                                                                                                                                                                                                                                                                                                                                            | 19                                    |
| 3.5 Optimal Clock Synchronization Accuracy                                                                                                                                                                                                                                                                                                                                                    | 20                                    |
| 3.5.1 Enabling PTM                                                                                                                                                                                                                                                                                                                                                                            | 20                                    |
| 3.0 Cache Allocation for Near time Workloads                                                                                                                                                                                                                                                                                                                                                  |                                       |
| 3.7 Setting up Intel's connectivity solutions as part of a TSN base                                                                                                                                                                                                                                                                                                                           |                                       |
| network                                                                                                                                                                                                                                                                                                                                                                                       |                                       |
| 3.8 Example: Configuring a 13 <sup>th</sup> Generation Intel® Core™ i7-13800                                                                                                                                                                                                                                                                                                                  |                                       |
| platform for real-time                                                                                                                                                                                                                                                                                                                                                                        |                                       |
| 4.0 Key Performance Indicator Measurements                                                                                                                                                                                                                                                                                                                                                    |                                       |
| 4.1 Real-Time Key Performance Indicators (KPIs)                                                                                                                                                                                                                                                                                                                                               |                                       |
| 4.2 General System Configuration for KPI measurements:                                                                                                                                                                                                                                                                                                                                        | 26                                    |
| June 2024 Document Number: 786715                                                                                                                                                                                                                                                         |                                       |
| om com                                                                                                                                                                                                                                                                                                                                                                                        |                                       |
| June 2024                                                                                                                                                                                                                                                                                                                                                                                     | CC User Guide 2                       |
| Document Number: 786715 Intel Confidential                                                                                                                                                                                                                                                                                                                                                    | 2                                     |
| adi6                                                                                                                                                                                                                                                                                                                                                                                          |                                       |

# intel

|               |           |                   |                 | 140556,            |                   | , 2619;                    |              |
|---------------|-----------|-------------------|-----------------|--------------------|-------------------|----------------------------|--------------|
| 619; Di An an |           |                   | come            | 6(1)               |                   | 1.RS2810                   |              |
| 6             |           |                   | iaomi.          |                    |                   | int                        | el.          |
|               |           | .:6               | @XI             |                    | -6.9h.5           |                            | o. Di A      |
|               | 4.3       | Platfo            | rm specific rea | l-time perform     | ance measurei     | ments                      | 27           |
|               | oi A'     | 4.3.1             | KPI data 101 II | itei Veon Pi       | ocessors within   | ear-time suppor            | U 21         |
| c^            | 9;        | 4.3.2             |                 | • •                |                   | real-time suppoi           |              |
| 28186         |           | 4.3.3             | KPI data for Ir | itel Atom® Pro     | cessors with re   | eal-time support           | £ 50         |
| 5.0           |           |                   |                 |                    |                   |                            |              |
| 59,           | 5.1       | Config            | guration of Sha | red Resources      |                   | 507                        | 57           |
|               |           | 5.1.1             |                 |                    |                   |                            |              |
|               |           | 5.1.2             | LLC (L3) Cac    | he Partitioning    | l                 |                            | 59           |
|               | 5.2       | Using             | Timed-GPIO      |                    | <u>, al</u>       |                            | 62           |
|               | 5.3       |                   |                 |                    |                   | g to boost real-ti         |              |
|               | 9:10      | •                 |                 |                    |                   |                            | 63           |
|               |           | 5.3.1             |                 |                    |                   | ology for edge             |              |
| 6.9h          |           |                   | ~ <i>~</i>      |                    |                   |                            | 63           |
|               |           | 5.3.2             | - 60            |                    | Shift technol     |                            |              |
|               |           |                   |                 | -                  | eliability and ov | -                          | <i>CE</i> NO |
|               |           | E 2 2             |                 |                    |                   | Ch:ft.t.a.h.a.h.a.h.a.     | C            |
|               |           | 5.3.3             | •               | -                  |                   | Shift technolog essors     |              |
|               | 04.9      | 5.3.4             |                 |                    |                   | ology for edge             | 00           |
|               | 56,5      | J.U. <del>T</del> |                 |                    |                   |                            | 72           |
| -67AU.        | 5.4       | Other             | •               |                    |                   |                            |              |
| ow go         | 0. 1      | 541               | Instruction Fe  | etch Unit          | 19 00 10 113      | @X10                       | 73           |
| CO            |           | 5.4.2             |                 |                    |                   |                            | 73           |
|               |           |                   | C VO            |                    |                   | ing                        |              |
| 6.0           |           |                   | .9              |                    | $O_{I}$ ,         |                            |              |
| 7.0           |           |                   |                 |                    | 6                 |                            |              |
|               | -01110    |                   |                 |                    |                   |                            |              |
| Арр           |           |                   |                 |                    |                   | e support                  |              |
| axiao.        | A.1       |                   |                 |                    | • •               |                            |              |
|               |           | A.1.1             |                 |                    |                   | ors                        |              |
|               | A 0       | A.1.2             |                 |                    | , 0,0             | 2 7                        |              |
|               | A.2       |                   |                 |                    | C-V               | C C )                      |              |
|               |           | . 0               |                 |                    |                   | S Series)                  |              |
|               | 12        | A.2.2<br>A.2.3    |                 |                    |                   | U/P/H Series)<br>S Sorios) |              |
|               | :6@X1     |                   |                 |                    |                   | S Series)<br>S-Series)     | P .          |
| and           |           |                   |                 |                    |                   | JP3 Series)<br>JP3 Series) |              |
| June 2        |           |                   | 26              | 6                  |                   | 628                        |              |
| 19; V.        |           |                   | ; com           |                    |                   | ;R5                        |              |
| June 2        |           |                   | : 30Mi.         |                    |                   | Intel® TCC Use             | er Guide     |
| Docur         | ment Numb | er: 786715        | O TIO           | Intel Confidential | 6.9490            |                            | 3 01 A       |
|               |           |                   |                 |                    | 05501             |                            | 619;         |
|               |           | 19,               |                 |                    |                   |                            | 480          |



|              |              | 0550,                                                            |                                 | c19;                          |              |
|--------------|--------------|------------------------------------------------------------------|---------------------------------|-------------------------------|--------------|
| 'u si.       |              | 261 <sup>AO</sup>                                                |                                 | 180.                          |              |
|              |              | Ombo                                                             | .RS2                            |                               |              |
|              |              | mi.ce                                                            | 65597                           | intel                         | and          |
|              |              | axiao.                                                           | 04.960                          |                               | i An a       |
|              | 316          | atom® Processors with Intel® 7<br>Intel Atom® x7000E, x7000I     | _<56 <sup>,9</sup>              | , (                           | J'OI         |
| A.3          | Intel A      | Ntom® Processors with Intel®                                     | ГСС support                     | 88                            |              |
| oi           | A.3.1        |                                                                  |                                 |                               |              |
| 619;         | A 2 2        | Intel Atom® x6000E Series F                                      |                                 |                               |              |
| 3180         |              | :30,                                                             |                                 |                               |              |
| Appendix     |              | rm Specific Firmware Configu                                     |                                 |                               |              |
| B.1          |              | Xeon® Processors Firmware (                                      | - A 13.0                        |                               | . 261        |
|              | B.1.1        | Intel® Xeon® D-2700 and D-                                       |                                 |                               | 62810        |
|              | D. 170       | D)                                                               |                                 |                               | 1;R5         |
| D 0          | B.1.2        | Intel® Xeon® W-11000E Serie                                      | _                               |                               |              |
| B.2          |              | Core™ Processors Firmware (                                      |                                 |                               |              |
| 559;I        | B.2.1        | 13 <sup>th</sup> & 14 <sup>th</sup> Generation Intel® C          |                                 |                               |              |
|              | B 2 2        | Raptor Lake Refresh)<br>12 <sup>th</sup> Generation Intel® Core™ |                                 |                               |              |
|              |              | 11th Generation Intel® Core™                                     |                                 |                               |              |
| B.3          |              | atom® Processors Firmware C                                      |                                 |                               |              |
| 2.0          |              | Intel Atom® x7000E/x7000                                         | - 100                           |                               | 04.960       |
|              | 169:         | (Alder Lake-N & Amston Lak                                       |                                 |                               | 56:5         |
|              | B.3.2        | Intel Atom® x6000E Series F                                      |                                 |                               |              |
| Annendix     |              | d GPIO (TGPIO) Pin informatio                                    |                                 |                               |              |
| C.1          |              | Xeon® Processors                                                 |                                 | · ·                           |              |
| C.I          | C.1.1        | Intel® Xeon® W-11000E Serie                                      |                                 |                               |              |
|              | C.1.2        | Additional Xeon platforms w                                      |                                 |                               |              |
| C.2          | _            | Core™ Processors                                                 |                                 | 103                           | om 867405    |
| 0.2          | C.2.1        | 14th Generation Intel® Core™                                     |                                 | 's 103                        | 3861         |
|              | C.2.2        | 13th Generation Intel® Core™                                     | - 1 V                           | s104                          | COLL         |
|              | C.2.3        | 13th Generation Intel® Core™                                     | <sup>™</sup> P-Series Processor | s104                          |              |
| om           | C.2.4        | 12th Generation Intel® Core™                                     | <sup>™</sup> S-Series Processor | s104                          |              |
| ani.co       | C.2.5        | 11th Generation Intel® Core™                                     | Processors                      | 104                           |              |
| C.3          | Intel A      | Atom® Processors                                                 |                                 |                               |              |
|              | C.3.1        | Intel Atom® x7000E/x70000                                        | C/x7000RE Series P              | rocessors.104                 |              |
|              | C.3.2        | Intel Atom® x6000E Series F                                      | Processors                      | 105                           | omi.         |
| Appendix     | D Capac      | city Bit Masks for LLC Cache                                     |                                 | 106                           | @xia         |
|              | ali.co       |                                                                  | 59:10                           |                               |              |
| - 1          |              |                                                                  |                                 | Vi gir                        |              |
|              | >            | 46.9h                                                            |                                 | O. Di Fr                      |              |
| allo.        |              | 14053                                                            |                                 | 3613,                         |              |
| 7,           |              | 2861                                                             |                                 | rocessors . 104<br>105<br>106 |              |
|              |              | 5 Aigomi.com 861 MO556; 94.90 Intel Confidential                 | 59:83                           |                               | . Ai         |
| June 2024    | mbom 79/71   | 5 Intel Confidential                                             | 1000pg                          | ntel® TCC User Guide          | AN SINC      |
| Document Nur | noer: /80/1: | Inter Confidential                                               | -6.9h-                          | 4                             | . Di P.      |
|              | andie        | 40                                                               |                                 | 2610                          | , Di An andi |
|              |              |                                                                  |                                 |                               |              |



# **Figures**

|                                      | 14,0556,                                                  |                                 | .9619;              |            |
|--------------------------------------|-----------------------------------------------------------|---------------------------------|---------------------|------------|
| An                                   | 2011/1861                                                 |                                 | RS2810              | r          |
|                                      | omi.ce                                                    |                                 | inte                | e R        |
|                                      | DXIA                                                      |                                 |                     |            |
| Figures and its                      |                                                           | 10556,                          |                     | 619        |
| i igures                             |                                                           | 26120                           |                     | 180        |
| Figure 1 Cache allo                  | cation example for 13th (                                 | Gen Intel® Core™ I              | Processor i7-       |            |
| 13800H                               | HRE example with GT CL                                    | $_{	extsf{L}}$ OS enabled via T | CC Mode in BIOS     | . 23       |
| _                                    | performance test set-up                                   |                                 |                     | . 26       |
|                                      | chitecture of 11th Gen Int                                |                                 |                     | <b>~</b> 0 |
|                                      | Lake UP3)                                                 |                                 |                     | . 58       |
|                                      | chitecture of 13th Gen Ir<br>r Lake P)                    |                                 |                     | 58         |
|                                      | chitecture of Intel Atom®                                 |                                 |                     |            |
| - 0.1                                | location Technology Ena                                   |                                 |                     |            |
| High Pr                              | riority Applications                                      |                                 |                     |            |
|                                      | ocation example for 11th                                  |                                 |                     |            |
|                                      | RE example with GT CLO                                    |                                 |                     | . 61       |
| _                                    | avior when using Intel® S                                 | ·                               |                     |            |
|                                      | ting when system is load                                  |                                 | _                   |            |
| Figure 9: Intel® Sp                  | eed Shift technology set                                  | tting per core freq             | uencies             | . 68       |
|                                      |                                                           |                                 |                     |            |
| Tables                               | ai                                                        | Arr                             |                     |            |
| _0550,                               |                                                           |                                 | i com               |            |
| Table I: I SN-capak                  | ole Ethernet Controllers                                  |                                 |                     | . 12       |
| Table 2: Other Ana                   | llysis and Profiling Tools<br>ig the cache in half on the | <br>2 13th Gan Intal® (         | `ore™ Processor i7. | . 15       |
| 13800                                | (2/2)                                                     |                                 |                     |            |
|                                      | ng the L3 cache in half on                                |                                 |                     |            |
|                                      | ?E                                                        |                                 |                     |            |
| Table 5: Reliability                 | Assessment for envelop                                    | ing Intel® Speed S              | Shift for edge      | Oluj.      |
|                                      | te use condition on Intel®                                |                                 |                     |            |
|                                      | Documents                                                 |                                 |                     |            |
| Table 7: Capacity bi                 | t masks for LLC Cache                                     | •••••                           |                     | 106        |
|                                      | 556.9                                                     |                                 | 0; DI               |            |
|                                      | 61405                                                     | 1867                            |                     |            |
|                                      | 90,                                                       | £9;RS281861                     |                     |            |
| mi.co,                               |                                                           | £59;F                           |                     |            |
| a vizon.                             |                                                           |                                 | 252818619; Di Ar    | 191.       |
|                                      | - KG. 91                                                  |                                 | Q: Di A             |            |
| and.                                 | 74055                                                     |                                 | 8612                |            |
| June 2024<br>Document Number: 786715 | .7861                                                     |                                 | 25281               |            |
|                                      | xiaomi.com 86740556;9h                                    | -5                              | 9:14-               |            |
| June 2024 Document Number: 786715    | Intel Confid                                              | ential                          | Intel® TCC User G   | luide      |
| Document Number: 780/13              | Intel Confid                                              | Citiai SA                       |                     | 3          |
| andie                                |                                                           | 140500                          |                     | a619       |
|                                      |                                                           |                                 |                     |            |



# Jdi6@xiaomi.com 861 Ausiv **Revision History**

| 261                            |          |                                                                                   |                           |                         | _    |
|--------------------------------|----------|-----------------------------------------------------------------------------------|---------------------------|-------------------------|------|
| Date                           | Revision | Xiaol.                                                                            | Description               |                         |      |
| August 2023                    | 1.0      | Initial External Release                                                          | -6                        | 6.9.                    |      |
| September '23                  | 1.1 2    | Updated with Precision Tim                                                        | ne Coordination           |                         |      |
| February'24                    | 1.2      | Updated with 14th Gen Inte<br>additional content updates                          |                           | ocessor information and |      |
| March'24                       | 1.3      | Added Intel Atom® X7000I                                                          | RE/C Series processo      | or (Amston Lake) data   | 200  |
| May '24                        | 2.0      | Added TGPIO pin info, cycl information on power mana options; Addition of Intel®) | agement settings and      | several advanced tuning |      |
| June'24                        | 2.1      | Added enveloping usecase compute on 13 <sup>th</sup> Generation                   | Linkal® Cara TM I I Cari. |                         |      |
|                                |          | 19:                                                                               |                           | 0,,                     |      |
|                                | 09/8     | )                                                                                 | ; gom.                    |                         |      |
| 196655                         | 9:8520   | 59;RS2818619;DiAn                                                                 | §ndi6@xh                  | es processor            | 055  |
| 10556.94                       |          | 619; Di F                                                                         |                           | ai.com &                |      |
| 36700                          |          | 628180                                                                            |                           | axiaom.                 |      |
|                                | ۵۱       | 59;R52810<br>556;94966559;R52818                                                  |                           |                         |      |
|                                |          |                                                                                   | an and                    |                         |      |
|                                | -6.9h    |                                                                                   | Di A                      |                         |      |
|                                |          | . 0                                                                               | 1619,                     |                         | ni.c |
| 3861                           |          | -6281                                                                             |                           | AXI20                   | , *  |
| oi.com                         |          | -59:19-                                                                           |                           | adif                    |      |
| isom                           |          |                                                                                   |                           | Vu sur                  |      |
|                                |          | .66°                                                                              | -                         | Dir                     |      |
|                                | 100      |                                                                                   | . 9619                    | 3                       |      |
|                                | 2861     |                                                                                   | 62870                     |                         |      |
| June 2024 Document Number: 786 | COLL     |                                                                                   | -59;R-                    |                         |      |
| isom                           |          |                                                                                   |                           | 203                     |      |
| 1:6@X1                         |          | -6.9A-3                                                                           |                           | o Di A                  |      |
| andie                          |          | 140555                                                                            |                           | 66191                   |      |
| An                             |          | 861                                                                               |                           | 62810                   |      |
|                                |          | COLLI                                                                             | _0.                       | Ro                      |      |
| June 2024                      |          |                                                                                   |                           | Intel® TCC User Guid    | le   |
| Document Number: 786           | 5715     | Intel Confidential                                                                | .94.90                    |                         | 6    |
|                                |          |                                                                                   | 0556,                     |                         | 49   |
| all.                           |          | -16                                                                               |                           |                         | 0    |



# 1.0 Introduction

A major shift is happening at the edge in markets such as Manufacturing and Energy, both for Oil & Gas and Utilities, as well as many other market segments spanning Health, Aviation, Retail and many more. This transformation towards software-defined solutions is driven by multiple factors such as reducing cost, new technologies such as AI & 5G, improving quality and efficiency, and changes in the workforce. A key element of this transformation is to support operational workloads on general purpose compute platforms which drives a need to support real-time workloads along with best-effort workloads on the same system. Intel® Time Coordinated Compute (TCC) enabled platforms deliver optimized compute- and time-performance for real-time applications and include support for IEEE\*\* 802.1 Time Sensitive Networking (TSN) over converged networks (wireless and wired).

Intel's Time Coordinated Compute offering comprises of a comprehensive set of optimizations throughout the complete platform stack all the way from Intel silicon to the application layer. These optimizations are designed to make Intel platforms with real-time support achieve high determinism in the presence of best effort workloads running on the same system.

Time Coordinated Compute provides the following key values:

- Timely & reliable data processing: Better out-of-box real-time performance for deterministic workloads
- Doing more with the same system: Maximum efficiencies by aggregating real-time and best-effort applications on a single system
- Timely & reliable data delivery: Support for IEEE Time Sensitive Networking (TSN) over converged networks

June 2024
Document Number: 786715

Intel Confidential

<sup>\*</sup> Other names and brands may be claimed as the property of others.



 Future-proofing designs: Scale between Intel Atom® processors, Intel® Core™ processors, and Intel® Xeon® processors as well as across processor generations

The current version of this document describes real-time features and optimizations across several processor families and generations. Some features are not available on all product stock keeping units (SKUs) and product families. Contact your Intel representative for details.

Real-time applications (also called "workloads") must execute within a certain amount of time, consistently, across numerous iterations. While specific requirements vary by use case, real-time applications typically perform the following sequence of tasks:

- 1. Process new input such as a sensor measurement or camera video streams.
- 2. Perform a computation such as a new motion vector or object detection bounding box of a computer vision workload.
- 3. Control an actuator or render a result.
- 4. Ensure actions are tightly synchronized or happen at the exact same time.

Furthermore, these applications often have a deadline. They must complete the tasks within a certain time, which may range in typical applications from microseconds to milliseconds.

On processors with TCC support, Intel provides the following support for real-time applications:

- Selected processors with features to minimize worst-case execution time (WCET) within the system.
- Selected processors with time synchronization optimizations.
- Ethernet controllers and wireless connectivity solutions that support IEEE 802.1 Time-Sensitive Networking (TSN) standards.
- Validated configuration guidance as the base for Intel's key performance indicators (KPIs) of time performance.
- Reference software to help development of real-time systems using Intel processors and connectivity solutions.



# 1.1 About This Document

This document provides guidance on how to utilize Intel's platforms for real-time usages, including some technology background as well as recommendations and examples on how to prepare Intel's real-time capable edge platforms for use with real-time applications. This document is for anyone working on these components, such as:

- System engineers preparing a system to support real-time applications.
- Engineers at ODMs and OEMs setting up systems and preparing the base platform software as well as validating its readiness for real-time.
- Software developers developing and validating SW applications and middleware with real-time requirements to work on Intel systems.

Consider this document the starting point for understanding how to best use Intel platforms for real-time usages. This document:

- Introduces the basics of running real-time workloads on Intel systems.
- Provides recommendations and examples on how to achieve the desired real-time performance on Intel platforms.
- Introduces the KPIs that Intel uses to measure real-time performance.
- Introduces real-time hardware features and related software.
- Provides information for advanced tuning of Intel platforms for users with very stringent real-time requirements.

**Note:** This document is not intended to provide a comprehensive specification for real-time features or software implementations. Where feasible, reference documentation has been cited that gives further technical detail for the topics discussed.



# 2.0 Real-time Capabilities Overview

# 2.1 Hardware Features

Intel® Core™ Processors, Intel Atom® Processors and Intel® Xeon® Processors with Intel® Time Coordinated Computing (TCC) provide hardware features to optimize real-time compute performance and support ethernet controllers with IEEE TSN support to optimize network traffic.

In this chapter, the hardware features are described at a high level. These features include HW-, FW- and SW-level optimizations throughout Intel's platform stack. For information about hardware features beyond the scope of this document, see the External Design Specification (EDS) Addendum listed in the Reference Documents.

# 2.1.1 Hardware Optimizations Overview

Intel's Time Coordinated Compute offering comprises of many optimizations throughout Intel's processors and connectivity solutions targeted at improving real-time performance in a mixed criticality environments comprised of real-time workloads as well as best-effort workloads running concurrently on Intel platforms and utilizing the same network connections and networks.

# 2.1.1.1 Time Synchronization Optimizations

- Precision Time Coordination: Clocks from SOC subsystem can be more precisely correlated in software via hardware timestamping.
- Timed-GPIO: GPIO output that can be precisely coordinated in software (via Platform Sync) leveraging pulse-per-second (PPS)
- PCI Express\* Precision Time Measurement (PTM): enables precise coordination of events across multiple components with independent local time clocks.



 IEEE 1588 (PTP) support in all Intel end-point connectivity solutions. IEEE 802.1AS TSN profile of IEEE 1588 supported in many Intel end-point connectivity solutions.

# 2.1.1.2 Timeliness Optimizations

- Power State Transition Optimizations: Enable CPU to keep executing instructions while its frequency is increasing or decreasing. While on early platforms with TCC support, e.g. Intel Atom® x6000 Series Processors and 11<sup>th</sup> Generation Intel® Core™ Processors), Intel recommended disabling many power management capabilities, subsequent additional improvements have changed such recommendations to allow some power management features to remain enabled with minimal impact to real-time behavior. In addition, Intel® Speed Shift technology together with other P-State options may be used to boost real-time performance by increasing the core frequency on select cores.
- Memory/Cache Allocation Optimizations: Partitioning of shared caches at the way level between classes of service (L2 & L3 Cache) - Intel® Cache Allocation Technology (CAT); Limit amount of cache available to GPU.
- Interrupt Request (IRQ) Optimizations: Optimize processor microcode & other overhead in the critical path for interrupts in the CPU core; Allow devices to deliver interrupts directly to the guest OS without requiring preprocessing by the hypervisor.
- Fabric and PCIe Virtual Channels: Virtual channels on Fabric and PCIe available to high priority workloads.

Time Sensitive Networking: Support of IEEE 801.1AS, 802.1Qbv, 802.1Qav, 802.1Qbu/3br in all end-point connectivity solutions to take advantage of TSN features becoming common in edge networks.

# 2.2 Supported Hardware

Intel offers real-time support on a wide variety of platforms and SKUs. Time Coordinated Compute support includes a set of optimizations in the SOC hardware and processor microcode including support for L2 and LLC (L3) Cache Allocation Technology (CAT) as well as IEEE Time Sensitive Networking (TSN) support in our connectivity offering.



# 2.2.1 Intel processors with Time Coordinated Compute support

A wide variety of Intel processors support Time Coordinated Compute capabilities including many versions and SKUs of Intel® Xeon® processors, Intel® Core™ processors, and Intel Atom® processors. Appendix A provides a detailed list of processors and SKUs offering TCC support.

Note: For the latest details on specific SKUs and platform capabilities, please refer to the information provided at:

https://www.intel.com/content/www/us/en/products/details/embedded-processors.html.

# 2.2.2 TSN-capable Ethernet Controllers

Intel platforms with real-time support feature TSN over Ethernet via Intel's discrete i226-LM/IT Ethernet Controllers and on select processor SKUs and product families via integrated Ethernet MACs (for Intel® Core™ S-Series processors the R680E SKU of PCH is required for integrated 2.5Gb Ethernet with TSN support)

Table 1: TSN-capable Ethernet Controllers

|   | Ethernet solution                                                                             | Number<br>of Ports | Media-<br>Access<br>Control<br>(MAC) | Base-T<br>PHY         | Supported on                                                                                                                                                                                                                    |
|---|-----------------------------------------------------------------------------------------------|--------------------|--------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Discrete Intel®<br>Ethernet Controller<br>i226 LM/IT<br>(2.5GbE with TSN<br>and vPro support) | 1 port per<br>i226 | Discrete F<br>device (M.<br>combo)   |                       | All TCC supported processors                                                                                                                                                                                                    |
| 0 | Integrated 2.5GbE<br>MAC                                                                      | 1port              | Yes                                  | 3 <sup>rd</sup> Party | <ul> <li>11th Generation Intel® Core™ UP3-<br/>Series Processors</li> <li>13th Generation Intel® Core™ U-,<br/>P-, H- Series Processors</li> <li>Intel Atom® x7000E series<br/>processors</li> </ul>                            |
| a | Integrated 2.5GbE<br>MACs                                                                     | 2 ports            | Yes<br>(1 per<br>port)               | 3 <sup>rd</sup> Party | <ul> <li>13th Generation Intel® Core™ S-Series Processors (R680E SKU of PCH only)</li> <li>12th Generation Intel® Core™ S-Series Processors (R680E SKU of PCH only)</li> <li>Intel® Xeon® W-11000E Series Processors</li> </ul> |



| Ethernet solution | Number<br>of Ports | Media-<br>Access<br>Control<br>(MAC) | Base-T<br>PHY         | Supported on              |
|-------------------|--------------------|--------------------------------------|-----------------------|---------------------------|
| Integrated 2.5GbE | 3 ports            | Yes                                  | 3 <sup>rd</sup> Party | Intel Atom® x6000E series |
| MACs              | (a) Xia            | (1per                                |                       | processors                |
| 312               |                    | port)                                |                       | 56.3                      |

The ethernet controllers with TSN support can operate at multiple speeds: 10Mbps, 100Mbps, 1Gbps, and 2.5Gbps and in either full duplex or half duplex mode.

The integrated ethernet MAC with TSN support is accessed by Intel's processor cores through system software as a PCI express Root Complex Integrated Endpoint (RCiEP) via PCH I/O Fabric (PSF2) and only supports the SGMII interface.

To support Ethernet with TSN, the integrated ethernet MACs require 3<sup>rd</sup> party Ethernet PHYs external to the SOC. Supported PHYs are generally listed in the product briefs of the processor families. Note: Many other Intel® Ethernet Controllers support IEEE 1588 and PTM but have limitations on other TSN aspects, e.g. IEEE 802.1Qbv or 802.1Qav (See product specifications for details).

# 2.2.3 TSN capable Altera® FPGA solutions

Intel provides various FPGA products that include Time Sensitive Networking support, some of them specifically targeted at switched endpoints. The following products are currently offered:

| FPGA product             | Number of Ports  | TSN support                         |
|--------------------------|------------------|-------------------------------------|
| Cyclone® V               | 3x/5x 1Gb/s port | Yes (TTTech IP)                     |
|                          | Switch           | IEEE802.1AS, Qbv, Qbu, Qcc, CB, Qci |
| Cyclone® 10 5x-7x 1 Gbps |                  | Yes (TTTech IP)                     |
|                          | 0663             | IEEE802.1AS, Qbv, Qbu, Qcc, CB, Qci |
| Arria® 10                | 5x-7x1Gbps       | Yes (TTTech IP)                     |
| 55                       | 30,              | IEEE802.1AS, Qbv, Qbu, Qcc, CB, Qci |

# 2.2.4 TSN-capable Wireless Solutions

Intel is working on providing TSN support over 5G and Wi-Fi on select Intel platforms. This section will be updated as such TSN capabilities will be available.

June 2024 Intel® TCC User Guide
Document Number: 786715 Intel Confidential 13



#### TCC enabled Software 2.3

Intel provides software that enables developers to access TCC hardware features, including BIOS support, Linux\* kernel driver and user-space patches, and sample applications. In addition, Intel is working with ecosystem partners to deliver TCC and IEEE TSN support as part of 3<sup>rd</sup> party SW solutions.

#### 2.3.1 **Operating System Support**

Intel provides Linux\* OS support by upstreaming Linux kernel driver and user space patches to open-source libraries and utilities (iproute2, ethtool, linuxptp, etc.). In addition, Intel is working with commercial Linux distribution vendors to integrate upstreamed patches in their commercial distributions. For early access samples of upcoming Intel platforms Intel will provide overlays supporting the latest features to use in combination with the latest available Ubuntu\* distributions.

#### 2.3.2 Hypervisor Support

Intel enables 3<sup>rd</sup> party Hypervisors for real-time support and validates select capabilities with opensource ACRN and KVM Hypervisors.

# **UEFI-BIOS Support**

Many of the control registers involved in configuring a platform for realtime usage are accessible through the BIOS.

Intel's reference BIOS includes various TCC enhancements including an option called Time Coordinated Computing Mode (TCC Mode), a single BIOS switch that optimizes the firmware settings for low latency. If your BIOS vendor has included support for TCC Mode, enabling this setting is a quick way to optimize your firmware configuration for real-time support.

#### 2.3.4 Slim Bootloader Support

Like the UEFI-BIOS, Intel's Slim Bootloader (SBL) reference provides a configuration option to enable or disable TCC Mode. This configuration option is found in the following configuration file in the SBL source directory:

Intel® TCC User Guide Document Number: 786715 **Intel Confidential** 

<sup>\*</sup> Other names and brands may be claimed as the property of others.



Platform\CommonBoardPkg\CfgData\CfgData\_Tcc.yaml You can override the enable or disable TCC Mode using the ConfigEditor tool. For more information on updating the settings using this tool, refer to the SBL wiki:

https://slimbootloader.github.io/how-tos/enable-intel-tcc.html#open-sbldefaultconfiguration-data

For generic ConfigEditor info, refer to:

https://slimbootloader.github.io/tools/ConfigTools.html?highlight=configeditor#co nfigeditor

#### 2.3.5 Other Analysis and Profiling Tools

Other tools are available to help developers detect and analyze areas of the system negatively affecting real-time performance.

Table 2: Other Analysis and Profiling Tools

| Tool                                      | Description                                                                                                                                                                                           |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Intel® VTune™<br>Profiler                 | Detect and analyze sources of system jitter. For information specific to real-time applications, see <i>Tutorial: Profile Applications with Intel® VTune™ Profiler</i> listed in Reference Documents. |
| Inter-event<br>histogram triggers<br>tool | A tool in the Linux kernel that can assist with latency profiling and analysis. This tool is platform independent. See Section 2.2 of the kernel document Event Histograms in Reference Documents.    |

# Time-Sensitive Networking Reference Software

Intel provides a small set of TSN sample/reference applications available at https://github.com/intel/iotg\_tsn\_ref\_sw.

Ş

Intel® TCC User Guide June 2024 **Intel Confidential** Document Number: 786715



# 3.0 Time Coordinated Compute Quick Start Guide

# 3.1 Getting started with Intel® TCC

As mentioned in Chapter 2, Intel platforms are designed to support various applications and workloads and serve a broad range of markets. Intel's Time Coordinated Compute offering is designed to expand these markets to add support for workloads requiring real-time capabilities (low latencies, deterministic processing, and accurate time synchronization).

Many elements influence the real-time performance of a platform including HW and SW choices, BIOS and SW settings as well as ways to configure shared resources on the platform. As described in the previous chapters, TCC is comprised of many optimizations in hardware and software. The level of determinism required strongly depends on the real-time workload. Hence, not every implementation will require all the TCC optimizations available on Intel platforms to be enabled. This chapter describes some of the basic considerations of running real-time workloads on Intel platforms.

The following table provides guidance on how to approach usage of the capabilities offered.

| iaomi.ce             | 1 | Choose an Intel platform with TCC support                                               | This ensures your platform has all the needed capabilities to support real-time workloads. This generally also includes choosing a connectivity solution with IEEE TSN support.                                        |
|----------------------|---|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 86                   | 2 | SW stack selection                                                                      | Select the best RTOS and Hypervisor to fit your needs (e.g., Linux Preempt-RT)                                                                                                                                         |
| iaomi.com            | 3 | Apply Real-time kernel boot parameters                                                  | Follow the directions for low latency configuration of your OS by your OS vendor (kernel boot parameters)                                                                                                              |
| An andi6@xiv         | 4 | Pin your real-time<br>workload to cores                                                 | Pinning a real-time workload to a core takes away some real-time performance variance. In a Hybrid system pinning allows allocating the real-time workload to the type of core best fitting the needs of the workload. |
| "i6 <sup>@</sup> Xid | 5 | Configure platform for<br>Time Coordinated<br>Computing via BIOS,<br>providing the most | Evaluate the overall performance of your system as well as your ability to support your real-time workloads after enabling <b>TCC Mode</b> in your BIOS. If your system does not support TCC Mode,                     |
| 200,                 |   | providing the most                                                                      | in your system does not support 1 CC Mode,                                                                                                                                                                             |



| an  | flexibility for mixed    | please refer to alternate BIOS configurations       |  |  |  |
|-----|--------------------------|-----------------------------------------------------|--|--|--|
| 1   | criticality applications | detailed in Appendix B                              |  |  |  |
|     |                          | For many applications enabling TCC Mode or          |  |  |  |
|     | 4.5                      | equivalent BIOS settings will likely be sufficient! |  |  |  |
| 6   | If needed:               | Use Intel® Cache Allocation Technology to           |  |  |  |
|     | Allocate L2/3 cache to   | allocate an amount of cache for the real-time       |  |  |  |
|     | high priority workloads  | workload to utilize.                                |  |  |  |
| 7   | If needed:               | Use Intel® Speed Shift technology to boost core     |  |  |  |
|     | Configure Intel® Speed   | frequency on cores with high priority real-time     |  |  |  |
|     | Shift to increase real-  | workloads.                                          |  |  |  |
| -61 | time performance         | i.co                                                |  |  |  |

# 3.2 Hardware Configuration

Intel processors are designed to be configurable to address many unique customer requirements. Such requirements can come in the form of form factor (layout), thermal, performance, and cost. The combination of these requirement categories will ultimately determine board characteristics like memory type & speed, memory layout, and I/O layout. Regardless, for best real-time performance, Intel recommends:

- Populating ≥ 1 DIMM/channel for each available memory channel on the board (populating more DIMMs and more memory generally allows for quicker access to more data)
- Utilizing PCI Express slots attached to CPU die for lowest latency / highest throughput network connections. Note that the other available PCIe slots will also be sufficient for many realtime workloads and do also support many real-time optimizations (e.g. Precision Time Measurement - PTM).

Note: Refer to the documentation provided by the board or system vendor to identify which PCI Express connectors route to the CPU die.

# 3.3 Firmware Configuration

Intel's reference BIOS includes multiple knobs relevant to configure the BIOS for real-time performance. Such knobs include enabling and disabling specific functionalities that tend to impact real-time performance, such as some power-, frequency-, and thermal-management features, Hyperthreading and capabilities like PCIe Precision Time Measurement.



#### **3.3.1 TCC Mode**

TCC enabled platforms generally offer *TCC Mode*, a single BIOS knob that optimizes the firmware settings for low latency. TCC mode includes a wide range of real-time optimizations including the following:

- Power states and frequency transition optimizations
- Configuration of TCC features, e.g.:
  - Limit amount of cache available to GPU.
  - Optimize IO device utilization of Cache (for select platforms).
  - Set up virtual channels for VC-capable endpoints.

The TCC Mode option is generally found in the following BIOS menu, but specific naming may vary in your BIOS:

Intel Advanced Menu > Intel® Time Coordinated Computing
If your BIOS vendor has included support for TCC Mode, Intel
recommends enabling this setting as a starting point for optimizing the
firmware settings for real-time.

When Intel TCC Mode is enabled, it configures various existing BIOS settings to predetermined values, however, those values can be changed independently. We recommend not deviating from the default Intel TCC Mode values to ensure consistent configuration that is optimized for general real-time performance.

Due to TCC mode optimizing the platform for Time Coordinated Computing including changing some SOC power settings, enabling TCC mode adds approximately 1 Watt to the TDP of the processor. When TCC Mode is disabled, the settings can be set independently for granular control of specific capabilities.

In cases where your BIOS does not include support for TCC Mode, please see Appendix B for platform specific settings that can be used to manually implement the equivalent TCC Mode functionality.

Note: BIOS configuration for some options can be overridden by the operating system. Specifically, when using Linux, the relevant kernel parameters should be supplied during boot to prevent the OS from altering the BIOS settings.



**Note:** Altering hardware and software power management features can negatively affect real-time performance and general compute performance for various I/O paths.

For specific register specifications, see the *BIOS Specification* (formerly BIOS Writer's Guide) listed in <u>Reference Documents</u>.

# 3.3.2 Power Management settings

As mentioned in Chapter 2, Intel has optimized power management capabilities on recent platforms resulting in improvements of Time Coordinated Compute performance even with some power management enabled. Starting with the 12<sup>th</sup> Generation Intel® Core™ processors and the Intel Atom® x7000 Series processors, TCC Mode no longer changes the default settings of Intel® Speed Shift Technology and Intel® Speed Step Technology. In addition, we keep Intel® Turbo Boost technology enabled during our real-time performance measurements on those platforms, as highlighted in Chapter 4: Key Performance Indicator Measurements.

# 3.4 Operating System Configuration

The operating system is a critical element for real-time optimization and options depend heavily on the particular operating system used. For Linux, there are some key parameter settings Intel uses for real-time performance measurements which will be spelled out in Chapter 4, but Linux distribution vendors offer their own guidance on how to optimize their Preempt-RT capable OS versions for real-time operation.

Canonical Real-time Ubuntu\*\*: <u>Tuning a real-time kernel</u> RedHat RHEL\*: <u>Understanding RHEL for Real-time</u>

SuSE\*: SUSE Linux Enterprise Real Time

The above links provide guidance for those Linux distributions. In general Intel recommends a properly configured BIOS, which will eliminate the need for the OS to redundantly disable known sources of jitter. As such the following Linux boot command could be used to ensure the timestamp counter in the CPU is used and interrupts to the cores reserved for real-time are avoided:

June 2024 Intel® TCC User Guide
Document Number: 786715 Intel Confidential 19

<sup>\*</sup> Other names and brands may be claimed as the property of others.



clocksource=tsc tsc=reliable nmi\_watchdog=0 nosoftlockup idle=poll isolcpus=X-Y

<sup>1</sup>rcu\_nocbs=X-Y nohz\_full=X-Y irgaffinity=0

where X and Y are the range of cores dedicated to real time tasks

# 3.5 Optimal Clock Synchronization Accuracy

IO devices that support PCIe Precision Time Measurement (PTM) provide the highest degree of clock synchronization accuracy. Intel platforms support Precision Time Coordination out of the box, enabling accurate clock synchronization within the SOC. The configuration and use of Timed-GPIO is outside of the scope of this quick start guide, however more details can be found in <a href="Chapter 5.">Chapter 5.</a>

# 3.5.1 <u>Enabling PTM</u>

Most Intel processors support PCIe PTM. PTM functionally can generally be enabled/disabled in BIOS. In most cases PTM functionality is enabled by default. If not already enabled, there are generally two ways to enable PTM:

- If your BIOS supports Intel TCC Mode, the easiest way is to enable TCC mode. Enabling Intel TCC Mode was described in <u>Chapter 3.3</u>. TCC mode will automatically enable PTM on all PCIe connections on the processor.
- 2) If your BIOS does not support TCC Mode you can enable PTM for each PCIe connection separately (This may not be supported on all SOCs). The BIOS Menu items can generally be found at Intel Advanced > System Agent (SA) Configuration > PCI Express Configuration and Intel Advanced > PCH-IO Configuration > PCI Express Configuration. The action generally needs to be repeated for any PCIe the user wishes to enable.

To take advantage of PTM all devices connected to a PCIe port will need to also support PTM. For example, if a PCIe-switch is used to connect several ethernet controllers to a single PCIe port on the SOC,

June 2024

Intel® TCC User Guide

Document Number: 786715 Intel Confidential 20

<sup>&</sup>lt;sup>1</sup> While icolcpus use is not generally advised as it cannot changed at run-time, for real-time applications it is still the standard for CPU isolation.



the PCIe switch as well as the etherent devices will need to support PTM.

# 3.6 Cache Allocation for Real-time Workloads

In real-time system designs, it is often necessary to have control over shared resources to ensure that an adequate amount of that resource is available when needed by the application. Failure to allocate sufficient resources can lead to a performance degradation of the realtime application, causing it to miss execution deadlines. System caches are one of the shared resources that, depending on the amount of contention, can drastically affect the performance of a realtime application. Intel provides the ability to partition cache resources using Cache Allocation Technology (CAT), which, depending on processor family and generation, may be available on both the L2 Cache and LLC Cache. Both L2- and LLC-CAT are available on TCC enabled Intel processors, however on TCC enabled Intel® Core™ processors and Intel Atom® processors, LLC (L3) cache is nonarchitectural. This document describes methodologies to configure CAT on those processors that are available for non-architectural CAT. Intel configures a simple Cache partitioning scheme using CAT when running real-time performance measurements. This simple scheme divides the cache in half, creating one half dedicated to the real-time application(s) and the other for best effort application(s). While not covered in this chapter beyond some basic allocation of cache to cores, additional details about using Cache Allocation Technology can be found in Chapter 5.

# 3.7 Setting up Intel's connectivity solutions as part of a TSN based network.

Setting up a TSN based network and how to best link Intel's connectivity solutions with TSN support is outside the scope of this document. Intel is offering some guidance for TSN in a Linux environment using Intel's ethernet solutions in the <a href="Ethernet Time-Sensitive Networking on Linux">Ethernet Time-Sensitive Networking on Linux</a>\* for Intel® Processors & Ethernet Controller i225/i226 – Get Started Guide which can be found in RDC, document number: 6164446.



# 3.8 Example: Configuring a 13<sup>th</sup> Generation Intel® Core™ i7-13800HRE platform for real-time

This example outlines the high-level steps of preparing a 13<sup>th</sup> Generation Intel® Core<sup>™</sup> platform for real-time usage.

#### Hardware selection:

- Intel® Core™ i7-13800HRE Processor
  - o 14 Cores, 6 performance cores & 8 efficiency cores
  - o 24MB of LLC (L2 Cache)
  - o Integrated graphics
- Memory: Populate all DIMM slots
- Intel® Ethernet Controller I226 on PCIe port PEG (Port 1)

# Configuring the Firmware

Enable TCC Mode in BIOS which will configure various BIOS menus for best real-time performance. In addition, it will configure all PCIe slots for Precision Time Measurement (PTM) and enable GT-CLOS, which limits the amount of cache the integrated graphics has access to.

# Choosing and Configuring the Operating System

In the example we assume Real-time Ubuntu\* optimized for Intel platforms is used.<sup>1</sup>

Apply kernel parameters to isolate cores for real-time workloads and correct clock usage. In this example we are planning to use P cores 4 & 5 for real-time usage and P-cores 0 - 3 as well as E-cores 6 - 13 for housekeeping and best effort workloads:

clocksource=tsc tsc=reliable nmi\_watchdog=0 nosoftlockup idle=poll isolcpus=4-5 rcu\_nocbs=4-5 nohz\_full=4-5 irqaffinity=0<sup>2</sup>

# Cache partitioning.

June 2024 Intel® TCC User Guide
Document Number: 786715 Intel Confidential 22

<sup>&</sup>lt;sup>1</sup> Please contact Canonical for access to Real-time Ubuntu

<sup>&</sup>lt;sup>2</sup> Follow Canonical's guidance on configuring other kernel boot parameter settings on real-time Ubuntu



In this example we are following the simple cache partitioning scheme described previously, dividing the cache in half: one half dedicated to the real-time application(s) and the other for best effort application(s). The Intel® Core™ Processor i7-13800HRE Processor contains 24MB of LLC (L3) cache that can be partitioned using the model specific, non-architectural implementation of L3 Cache Allocation Technology found on Intel® Core™ processors that support Time Coordinated Computing. (See Figure 1)



Figure 1 Cache allocation example for 13th Gen Intel® Core™ Processor i7-13800HRE example with GT CLOS enabled via TCC Mode in BIOS

Table 3 shows how the 24MB last level cache can be partitioned in half, with P cores 0-3 and all E cores being assigned a non-overlapping portion of the cache from P cores 4, and 5 which will be used for real-time workloads. For completeness, the equivalent commands for programming the MSRs directly are also shown. The MSR's used for configuring the cache masks are L3\_MASK\_0 (address 0xC90) and L3\_MASK\_1 (address 0xC91). The MSR used for associating a class of service to a core is PQR\_ASSOC (address 0xC8F).

The 13th Gen Intel® Core<sup>™</sup> Processor i7-13800HRE last level cache has a capacity bitmask (CBM) length of 12 (0xFFF), so each class of service will be assigned a CBM length of 6 (0x3F and 0xFC0, respectively) when partitioning the cache in half.



Table 3: Partitioning the cache in half on the 13th Gen Intel® Core™ Processor i7-13800HRE.

| Using intel-cmt-cat         | Model Specific    | Comments                  |
|-----------------------------|-------------------|---------------------------|
| "pqos" utility              | Register (MSR)    | 6.949                     |
| andlio                      | programming       | 0550                      |
| pqosiface=msr -e            | wrmsr 0xC90 0x3F  | Assign ½ the cache to     |
| "llc:0=0x3F;llc:1=0xFC0"    | wrmsr 0xC91 0xFC0 | CLOS 0                    |
| 26,195                      | ai.co.            | Assign ½ the cache (non-  |
| 10                          | 180               | overlapping) to CLOS 1    |
| pqosiface=msr -a            | wrmsr -p 0 0xC8F  | Assign CLOS 0 to Cores    |
| "llc:0=0-3, 6-13;llc:1=4,5" | 0x00000000        | 0-3 (performance cores)   |
|                             | wrmsr -p 1 0xC8F  | Also assign CLOS 0 to all |
| ALC.                        | 0x00000000        | efficiency cores (6-13)   |
| Di,                         | wrmsr -p 2 0xC8F  | using the same command    |
| 619                         | 0x00000000        | (not shown)               |
| 180                         | wrmsr -p 3 0xC8F  |                           |
| 620                         | 0x00000000        | Assign CLOS 1 to Cores 4  |
| 0:85                        | 1,600,            | and 5                     |
| (2)                         | anon              | 22                        |
|                             | wrmsr -p 4 0xC8F  | 36/14                     |
|                             | 0x100000000       | am                        |
|                             | wrmsr -p 3 0xC8F  | i co.                     |
| -01                         | 0x100000000       | aom.                      |

Note: The "-iface=msr" extension is necessary to make the pqos command work on non-architectural CAT.

# Pinning real-time workloads to specific cores.

During run-time any real-time workloads should be pinned to the cores designated for high priority workloads (in this example Cores 4 and 5). This applies to the actual real-time workloads as well as any needed IRQ interrupt handling for such workloads. For best performance you pin the real-time workload to one Core (e.g. Core 4) and the real-time IRQ handling to the other (Core 5).

Note: Please refer to guidance from your OS vendor on how to pin workloads to cores.



# 4.0 Key Performance Indicator Measurements

This chapter describes the real-time performance benchmarks Intel utilizes to measure real-time performance of our SOCs. It is meant to provide high level guidance to our customers of the expected real-time performance on an Intel platform optimized for real-time usage as well as guidance on how Intel configured the platforms for the provided measured data.

# 4.1 Real-Time Key Performance Indicators (KPIs)

Real-time Key Performance Indicators (KPIs) are real-time performance metrics. Intel provides information about KPIs, including measurements and configurations for replicating the tests on a given platform in the following chapter.

The Performance Report describes:

- Real-time capabilities enabled at product launch of select real-time capable processor SKUs.
- Real-time KPI requirements using Linux with Preempt-RT.
  The information is expected to cover the following two benchmarks:

**Cyclictest:** a latency test designed to measure a system's real-time performance and event responsiveness. Cyclictest's latency is defined as the time between a thread's intended wake-up time and its actual wake-up time. For more information on Cyclictest, please refer to

https://wiki.linuxfoundation.org/realtime/documentation/howto/tools/cyclic test/test-design as well as to https://git.kernel.org/pub/scm/utils/rt-tests/rt-tests.git/.

Real-Time Compute Performance (RTCP): a KPI developed by Intel
measuring the total elapsed time from when a synthetic sensor data
packet is received, to when a synthetic actuator command packet is
sent (including the elapsed time for the execution of a predefined
compute workload).

For both benchmarks, MAX and AVERAGE observed values as well as Jitter (Difference between Min and Max observed value) are provided.



- The MAX observed value expresses the works case result observed, generally over a 24hour test period and millions of iterations. In general, the MAX value is most relevant to real-time edge workloads.
- The average and jitter (difference between MIN and MAX) value are provided as reference.

# 4.2 General System Configuration for KPI measurements:



Figure 2 Real-time performance test set-up

Measuring real-time performance generally involves a real-time capable system to generate data, the packet generator, as well a real-time capable system that is being tested, the device under test, connected via a network connection. Depending on the real-time performance test utilized, real-time performance is often measured comparing the time when data is received at the device under test  $(t_{Rx})$  and the time data is sent out from the device under test  $(t_{Tx})$ . This time expresses how long it takes the device under test to receive, process, and transmit the data.

To represent a realistic load of the system, the device under test is generally running best-effort background applications at the same time. This background loading is critical to correctly determine the time coordinated compute performance of a real-time workload.



Before running the performance benchmarks Intel configures the system for real-time, applying kernel boot parameters, enabling TCC mode in BIOS, pinning real-time workloads to cores and assigning part of the cache to high priority queues. Details of this configuration are documented in the following chapters.

# 4.3 Platform specific real-time performance measurements

# 4.3.1 KPI data for Intel® Xeon® Processors with real-time support

# 4.3.1.1 Real-time configuration for Intel® Xeon® D-2896TER Processor KPI measurements

| neasurements |                   |                                                                       |  |  |  |
|--------------|-------------------|-----------------------------------------------------------------------|--|--|--|
| Hardware     | , Oi              |                                                                       |  |  |  |
| Motherboa    | ard 6             | Moro City                                                             |  |  |  |
| C            | Product           | Intel® Xeon™ D-2896TER                                                |  |  |  |
| 0.52         | Speed (MHz)       | 2000                                                                  |  |  |  |
| СРИ          | Number of<br>CPUs | 20 Cores                                                              |  |  |  |
|              | Stepping          | B1                                                                    |  |  |  |
|              | LLC Cache         | 30MB                                                                  |  |  |  |
| Chipset      |                   | Eddy Lake                                                             |  |  |  |
|              | Vendor            | Hynix                                                                 |  |  |  |
| Memory       | Туре              | DDR4-3200                                                             |  |  |  |
| 6.9          | Size (GB)         | 2x32GB                                                                |  |  |  |
| 7022         | Channel           | 2                                                                     |  |  |  |
| BIOS         | Vendor            | Intel Corporation                                                     |  |  |  |
|              | Version           | IDVICRB1.SBT.0027.D98.2401090837                                      |  |  |  |
| os           | Release           | meta-intel-ese Reference Distro 1.0-ESE<br>(kirkstone) 20240215072049 |  |  |  |
| US           | Kernel version    | 6.1.69-rt21-intel-ese-standard-lts-rt<br>x86_64                       |  |  |  |

# **Ethernet Controller:**

Intel® Ethernet Controller i226 LM connected to PEG PCIe



# Test settings for Intel® Xeon® D-2896TER Processor KPI measurements

|                                 | 0-1                                | 1 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a Al                            | Item                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ,966559;RS2818619;DI            | BIOS  BIOS                         | Intel TCC Mode <enabled> PCI-E Port Clock Gating <disabled> PCI-E ASPM Support <disabled> Uncore Frequency Scaling <disabled [21]="" freq="" uncore=""> Energy Efficient Turbo <disabled> SpeedStep (Pstates) <enabled> Hardware Pstates <native mode=""> Native ASPM <disabled> Package C State <co c1="" state=""> Enhanced Half State (CIE) <disabled></disabled></co></disabled></native></enabled></disabled></disabled></disabled></disabled></enabled>                               |
| 36140556;94966559;RSZ           | Kernel Boot<br>Settings            | processor.max_cstate=0 intel.max_cstate=0 processor_idle.max_cstate=0 intel_idle.max_cstate=0 intel_pstate=disable idle=poll noht isolcpus=2,3 rcu_nocbs=2,3 rcupdate.rcu_cpu_stall_requests=1 rcu_nocb_poll irqaffinity=0 hpet=disable numa_balancing=disable efi=runtime iommu=pt nmi_watchdog=0 hugepages=1024 nohz_full=2,3 mce=off                                                                                                                                                     |
| - K6;94.98                      | Cache allocation settings          | L2 CAT: not configured (L2 cache not shared) L3/LLC CAT: configured  • RTCP/Cyclic test: Run on CLOS 1 with Waymask 0XFFFF  • Best-effort workload: Run on CLOS 0 with Waymask 0XF0000                                                                                                                                                                                                                                                                                                      |
| ai.com 8674.055                 | RTCP Settings                      | <ul> <li>RT Control Loop Period (1ms, 125us, 100us)</li> <li>Buffer Size (Instructions Executed)</li> <li>264KB = 12K instructions</li> <li>1296KB = 60K instructions</li> </ul>                                                                                                                                                                                                                                                                                                            |
| iaom.<br>An andi6®xiaomi.com 86 | RTCP Command<br>Line               | <ul> <li>git clone https://github.com/OTCShare2/rtcp-xdp.git         Example         <ul> <li>Board A: ./rtcp.sh -p icxd -h i225 -i <ethernet interface=""> -c rtcpla -n 2400000 -d 125000</ethernet></li> </ul> </li> <li>Board B: ./rtcp.sh -p icxd -h i225 -i <ethernet interface=""> -c rtcplb -n 2400000 -d 125000</ethernet></li> <li>Board A and board B: ./rtcp.sh -S (Set's up the environment)</li> <li>Board A and board B: ./rtcp.sh -R (Triggers the execution run)</li> </ul> |
| An air                          | Cyclictest<br>Execution<br>Command | <ul> <li>sudo chrt -f 99 ./cyclictest -a2-3 -t2 -m -p99 -i250 -h700 -q</li> <li>-D 24h</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                           |
|                                 | Command                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



# RT Test Configuration on device under test:

- Real-Time Workload (Cyclictest): Run on Core 2 and 3
- Real-Time Workloads (RTCP): Real-Time Control Loop on core
   3
- Real-Time interrupt handler (IRQ) on core 2
- Simultaneous Workloads: Core-to-memory stress workload on all remaining P-Cores.
- Simultaneous Workloads: Core-to-memory stress workload on core 0 and 1
  - o stress-ng on all remaining P-Cores., example:
    - stress-ng --taskset 0-1 --cpu 2 --cpu-load 100 -t 0

C

# KPI results for Intel® Xeon® D-2896TER Processor

| 66,5          |                                                                        |                           |                                                                    |                                   | Oloven et                        |                         |                           |
|---------------|------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------|-----------------------------------|----------------------------------|-------------------------|---------------------------|
| 3674055       | Configuration                                                          | KPI                       | Notable Details                                                    | Observed<br>Average<br>Cycle Time | Observed<br>MAX<br>Cycle<br>Time | Jitter<br>(MAX-<br>MIN) | Iterations<br>run         |
| iaomi.com 867 | Linux_RT<br>with XDP-ZC                                                | lms RTCP<br>60k IPCL      | TCC Mode<br>enabled. No<br>outliers<br>(CPU contention)            | 324 μs                            | 423 μs                           | 120 μs                  | 86 million<br>(24 hours)  |
|               | TSN driver using<br>discrete Ethernet<br>i225                          | 125us RTCP<br>12k IPCL    | TCC Mode<br>enabled. No<br>outliers<br>(CPU contention)            | 60 μs                             | 80 µs                            | 38 μs                   | 691 million<br>(24 hours) |
|               | Linux_RT<br>with DPDK TSN<br>driver using<br>discrete Ethernet<br>i225 | lms RTCP<br>60k IPCL      | TCC Mode<br>enabled. No<br>outliers<br>(CPU contention)            | 217 μs                            | 244 μs                           | 30 μs                   | 86 million<br>(24 hours)  |
|               |                                                                        | 100us<br>RTCP 12k<br>IPCL | TCC Mode<br>enabled. No<br>outliers<br>(CPU contention)            | 29 μs                             | 47 μs                            | 18 µs                   | 691 million<br>(24 hours) |
| An andis@ A   | Linux_RT                                                               | Cyclictest                | 250us wakeup<br>interval. TCC<br>mode enabled.<br>(CPU contention) | 2 μs                              | 6 µs                             | 5 μs                    | 345 million<br>(24 hours) |

# **Ethernet Controller:**

Intel® Ethernet Controller i226 LM connected to PEG PCIe



# 4.3.1.2 Real-time configuration for Intel® Xeon® D-2752TER Processor KPI measurements

| measure | illelits       | 0/0 '                                                                 |  |  |  |
|---------|----------------|-----------------------------------------------------------------------|--|--|--|
|         |                | Hardware                                                              |  |  |  |
| М       | otherboard     | Brighton City                                                         |  |  |  |
|         | Product        | Intel® Xeon™ D-2752TER                                                |  |  |  |
|         | Speed (MHz)    | 1800                                                                  |  |  |  |
| СРИ     | Number of CPUs | 12 Cores                                                              |  |  |  |
|         | Stepping       | В1                                                                    |  |  |  |
| , oʻ    | LLC Cache      | 20MB                                                                  |  |  |  |
| -619,   | Chipset        | Ice Lake                                                              |  |  |  |
| 80      | Vendor         | Micron                                                                |  |  |  |
| Memory  | Туре           | DDR4-2666                                                             |  |  |  |
|         | Size (GB)      | 4x16GB                                                                |  |  |  |
|         | Channel        | 3                                                                     |  |  |  |
| BIOS    | Vendor         | Intel Corporation                                                     |  |  |  |
| Version |                | IDVICRB1.SBT.0023.P54.2208251316                                      |  |  |  |
|         | Release        | meta-intel-ese Reference Distro 1.0-ESE (kirkstone)<br>20220810200651 |  |  |  |
| os      | Kernel version | 5.10.131-rt72                                                         |  |  |  |

# **Ethernet Controller:**

Intel® Ethernet Controller i226 LM connected to PEG PCIe

# Test settings for Intel® Xeon® D-2752TER Processor KPI measurements

| Item             | Description                                         |
|------------------|-----------------------------------------------------|
| BIOS             | Intel TCC Mode <enabled></enabled>                  |
| 1,960            | PCI-E Port Clock Gating < Disabled >                |
| 26.94            | PCI-E ASPM Support < Disabled>                      |
| 1022             | Uncore Frequency Scaling < Disabled >               |
| Die Control      | Energy Efficient Turbo < Disabled >                 |
|                  | Hardware P-State <native mode=""></native>          |
|                  | Native ASPM < Disabled >                            |
|                  | Package C-State < CO/C1 state >                     |
| Kernel Boot      | processor.max_cstate=0 intel.max_cstate=0           |
| Settings         | processor_idle.max_cstate=0 intel_idle.max_cstate=0 |
| 1023             | intel_pstate=disable idle=poll noht isolcpus=2,3    |
| 2671             | rcu_nocbs=2,3 rcupdate.rcu_cpu_stall_requests=1     |
| am o             | rcu_nocb_poll irqaffinity=0 hpet=disable            |
| i.co.            | numa_balancing=disable efi=runtime iommu=pt         |
| om.              | nmi_watchdog=0 hugepages=1024 nohz_full=2,3 mce=off |
| Cache allocation | L2 CAT: not configured (L2 cache not shared)        |
| settings         | L3/LLC CAT: configured                              |
|                  | RTCP/Cyclic test: Run on CLOS 1 with Waymask 0XFFFF |



| Item                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                    | <ul> <li>Best-effort workload: Run on CLOS 0 with Waymask<br/>0XF0000</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RTCP Settings                      | <ul> <li>RT Control Loop Period (1ms, 125us, 100us)</li> <li>Buffer Size (Instructions Executed)</li> <li>264KB = 12K instructions</li> <li>1296KB = 60K instructions</li> </ul>                                                                                                                                                                                                                                                                                                                                                 |
| RTCP Command<br>Line               | <ul> <li>git clone <a href="https://github.com/OTCShare2/rtcp-xdp.git">https://github.com/OTCShare2/rtcp-xdp.git</a></li> <li>Example</li> <li>Board A: ./rtcp.sh -p icxd -h i225 -i <ethernet interface=""> -c rtcpla -n 2400000 -d 125000</ethernet></li> <li>Board B: ./rtcp.sh -p icxd -h i225 -i <ethernet interface=""> -c rtcplb -n 2400000 -d 125000</ethernet></li> <li>Board A and board B: ./rtcp.sh -S (Set's up the environment)</li> <li>Board A and board B: ./rtcp.sh -R (Triggers the execution run)</li> </ul> |
| Cyclictest<br>Execution<br>Command | <ul> <li>sudo chrt -f 99 ./cyclictest -a2-3 -t2 -m -p99 -i250 -h700 -q</li> <li>-D 24h</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                |

# RT Test Configuration on device under test:

- Real-Time Workload (Cyclictest): Run on Core 2 and 3
- Real-Time Workloads (RTCP):
  - o Real-Time Control Loop on core 3
  - o Real-Time interrupt handler (IRQ) on core 2
- Simultaneous Workloads: Core-to-memory stress workload on core 0 and 1
  - stress-ng on core 0 and core 1, example:
    - stress-ng --taskset 0-1 --cpu 2 --cpu-load 100 -t 0

С



# KPI results for Intel® Xeon® D-2752TER Processor

|                        |                                                                       |                        |                                                                        |                                   |                                  |                         | . 0.0                     |
|------------------------|-----------------------------------------------------------------------|------------------------|------------------------------------------------------------------------|-----------------------------------|----------------------------------|-------------------------|---------------------------|
|                        | Configuration                                                         | KPI                    | Notable<br>Details                                                     | Observed<br>Average<br>Cycle Time | Observed<br>MAX<br>Cycle<br>Time | Jitter<br>(MAX-<br>MIN) | Iterations<br>run         |
| 366559;F               | 5 <sup>1</sup>                                                        | 1ms RTCP<br>60k IPCL   | TCC Mode<br>disabled. No<br>outliers<br>(CPU and<br>GFX<br>contention) | NA Si.com                         | NA OSSO                          | NA                      | 86 million<br>(24 hours)  |
| , 40°                  | Linux_RT<br>with XDP-ZC TSN<br>driver using discrete<br>Ethernet i226 | 1ms RTCP<br>60k IPCL   | TCC Mode<br>enabled. No<br>outliers<br>(CPU and<br>GFX<br>contention)  | 374 μs                            | 456 μs                           | 109 μs                  | 86 million<br>(24 hours)  |
| i14.055                | 9496655                                                               | 125us RTCP<br>12k IPCL | TCC Mode<br>enabled. No<br>outliers<br>(CPU and<br>GFX<br>contention)  | 68 µs                             | 99 μs                            | 43 μs                   | 691 million<br>(24 hours) |
| omi.com                | Linux_RT<br>with DPDK TSN                                             | lms RTCP<br>60k IPCL   | TCC Mode<br>enabled. No<br>outliers<br>(CPU and<br>GFX<br>contention)  | 286 µs                            | 441 μs                           | 169 μs                  | 86 million<br>(24 hours)  |
|                        | driver using<br>discrete Ethernet<br>i226                             | 100us RTCP<br>12k IPCL | TCC Mode<br>enabled. No<br>outliers<br>(CPU and<br>GFX<br>contention)  | 37 μs                             | 72 μs                            | 35 μs                   | 691 million<br>(24 hours) |
| in andibe              | Linux_RT                                                              | Cyclictest             | 250us wakeup interval. TCC mode enabled. (CPU and GFX contention)      | 3 μs<br>(Avg.<br>latency)         | 15 μs<br>(Max<br>latency)        | 14 μs                   | 345 million<br>(24 hours) |
| 318619 <sup>., D</sup> | i An andi6@xiss                                                       |                        | om 86140556;                                                           | ).90                              | o.R                              | 32818619                | DiAn                      |
| 18613                  | June 2024<br>Document Number: 786                                     |                        | Intel Confi                                                            | dential                           |                                  | Intel® TO               | CC User Guide             |



# 4.3.1.3 Real-time configuration for Intel® Xeon® W-11865MRE Processor KPI measurements

|         |                | Hardware                                                 |  |  |  |
|---------|----------------|----------------------------------------------------------|--|--|--|
| Мо      | therboard      | Intel® Customer Reference Board for Tiger Lake<br>H DDR4 |  |  |  |
|         | Product        | Intel® Xeon® W-11865MRE Processor                        |  |  |  |
|         | Speed (MHz)    | 2600 nominal / 4700 turbo                                |  |  |  |
| CPU     | Number of CPUs | 8 Cores / 16 Threads                                     |  |  |  |
| 0.0     | Stepping       | PRQ                                                      |  |  |  |
| 2619    | LLC Cache      | 24 MB                                                    |  |  |  |
|         | Chipset        | Tiger point                                              |  |  |  |
| Graphic |                | Intel® UHD Graphics for 11th Gen Intel®<br>Processors    |  |  |  |
|         | Vendor         | Samsung                                                  |  |  |  |
| Memory  | Type           | DDR4-3200                                                |  |  |  |
|         | Size (GB)      | 2x16GB                                                   |  |  |  |
|         | Channel        | 2 oml                                                    |  |  |  |
| BIOS    | Vendor         | Intel Corporation                                        |  |  |  |
| 20:14   | Version        | TGLIFUI1.R00.4163.A05.2105091335                         |  |  |  |
| os      | Release        | TGL-H Yocto BSP ER#85                                    |  |  |  |
| US      | Kernel version | 5.4.115-rt57-intel-ese-standard-lts-rt                   |  |  |  |
|         |                |                                                          |  |  |  |

# **Ethernet Controller:**

• Integrated Ethernet port in PCH with 3rd party PHY (Marvell\*)

# RT Test Configuration on device under test:

- Real-time workload (Cyclictest): Run on core 2 and 3.
- Real-time workload (RTCP):
  - o Real-time control loop run on core 3,
  - o Real-time interrupt handler (IRQ) run on core 2
- Simultaneous workloads: core-to-memory stress workload on core 0 & 1, graphics workload on core 1
  - o stress-ng on core 0 and core 1, example:
    - stress-ng --taskset 0-1 --cpu 2 --cpu-load 100 -t 0
  - o gfxbench on core 1

# Test settings for Intel® Xeon® W-11865MRE Processor KPI measurements

| Item | Description                        | ai An |
|------|------------------------------------|-------|
| BIOS | Intel TCC Mode <enabled></enabled> | . 9.  |
|      | VTD <enabled></enabled>            |       |



| a An andio       |                              | 36140550                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                   |
|------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| Key Performanc   | ce Indicator Measureme       | ents intel.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Ans               |
|                  | Item                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   |
| Di AY            | 3500                         | TSN GBE Configuration - PCH TSN LAN Controller < Enabled > TSN GBE Configuration - PCH TSN Link Speed < 38.4MHz 1Gbs >                                                                                                                                                                                                                                                                                                                                                                                                           |                   |
| 6559;RS2818619;  | Kernel Boot<br>Settings      | processor.max_cstate=0 intel.max_cstate=0 processor_idle.max_cstate=0 intel_idle.max_cstate=0 intel_pstate=disable idle=poll noht isolcpus=2,3 rcu_nocbs=2,3 rcupdate.rcu_cpu_stall_requests=1 rcu_nocb_poll irqaffinity=0 hpet=disable numa_balancing=disable efi=runtime iommu=pt nmi_watchdog=0 hugepages=1024 nohz_full=2,3 mce=off                                                                                                                                                                                          | 0818              |
| c5281            | Cache allocation settings    | L2 CAT: not configured (L2 cache not shared) L3/LLC CAT: configured  RTCP/Cyclic test: Run on CLOS 1 with Waymask 0XF  Best-effort workload: Run on CLOS 0 with Waymask 0XFF0                                                                                                                                                                                                                                                                                                                                                    |                   |
| 56:94.966559;FF3 | RTCP Settings                | <ul> <li>RT Control Loop Period (1ms, 300us)</li> <li>Buffer Size (Instructions Executed)         <ul> <li>220 KB = 10K instructions</li> <li>1080KB = 50K instructions</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                   |                   |
| 40556,9496       | RTCP Command<br>Line         | <ul> <li>git clone <a href="https://github.com/OTCShare2/rtcp-xdp.git">https://github.com/OTCShare2/rtcp-xdp.git</a></li> <li>Example</li> <li>Board A: ./rtcp.sh -p tgl -h dwmac -i <ethernet interface=""> -c rtcpla -n 2400000 -d 300000</ethernet></li> <li>Board B: ./rtcp.sh -p tgl -h dwmac -i <ethernet interface=""> -c rtcplb -n 2400000 -d 300000</ethernet></li> <li>Board A and board B: ./rtcp.sh -S (Set's up the environment)</li> <li>Board A and board B: ./rtcp.sh -R (Triggers the execution run)</li> </ul> | 4.96 <sup>6</sup> |
| i.com 861        | Cyclictest Execution Command | <ul> <li>sudo chrt -f 99 ./cyclictest -a2-3 -t2 -m -p99 -i250 -h700 -q -D</li> <li>24h</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |
| VDI rocul        | ts for Intol® Yoon           | ı® W-11865MRE Processor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 8610              |
| Refresul         | rs for intel® veon           | Observed Observed III.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                   |

# KPI results for Intel® Xeon® W-11865MRE Processor

|               | Configuration                                  | KPI                                                                   | Notable Details                             | Observed<br>Average<br>Cycle<br>Time | Observed<br>MAX<br>Cycle<br>Time | Jitter<br>(MAX-<br>MIN) | Iterations<br>run               |           |
|---------------|------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------|--------------------------------------|----------------------------------|-------------------------|---------------------------------|-----------|
| An andic@xiac | Linux_RT<br>with XDP-ZC<br>TSN driver<br>using | Ims cycle<br>RTCP KPI<br>using a<br>50k IPCL<br>real-time<br>workload | TCC Mode<br>disabled                        | 250µs                                | 504µs                            | 330µs                   | 70<br>Million<br>(24<br>hours)  | @xizomi.c |
|               | integrated<br>Ethernet                         | Ims cycle<br>RTCP<br>using a<br>50k IPCL                              | TCC Mode<br>enabled, 2<br>outliers removed* | 206µs                                | 252µs*                           | 130µs                   | 100<br>Million<br>(24<br>hours) |           |
| 19; Di An     | 0.                                             | ; cor                                                                 | N 861 M                                     |                                      | -9;R528                          | /80                     |                                 | ji        |
|               | une 2024<br>Document Number: 786715            | Xiaomi.                                                               | Intel Confidential                          | 656;9496                             | opposite I                       | ntel® TCC (             | Jser Guide<br>34                | Di An and |
|               | and and                                        |                                                                       | 610                                         | 10.0                                 |                                  |                         | 1867                            |           |



|               |                                                             |                                               |                                      |                                  |                         | O.*                             |
|---------------|-------------------------------------------------------------|-----------------------------------------------|--------------------------------------|----------------------------------|-------------------------|---------------------------------|
| Configuration | KPI                                                         | Notable Details                               | Observed<br>Average<br>Cycle<br>Time | Observed<br>MAX<br>Cycle<br>Time | Jitter<br>(MAX-<br>MIN) | Iterations<br>run               |
|               | real-time<br>workload                                       | TCC Mode<br>enabled                           | 206µs                                | 1208µs                           | 1010µs                  | 691<br>million<br>(24<br>hours) |
| Linux_RT      | 300µs<br>RTCP<br>using<br>10k IPCL<br>real-time<br>workload | TCC Mode<br>enabled                           | 49µs                                 | 176µs                            | 54µs                    | 720<br>Million<br>(24<br>hours) |
|               | Cyclictest                                                  | 250µs wakeup<br>interval. TCC<br>mode enabled | N.A                                  | 17µs<br>(Max<br>latency)         | N.A                     | 345<br>Million<br>(24<br>hours) |

<sup>\*</sup>One outlier removed – root caused to specific scenario



# 4.3.2 KPI data for Intel® Core™ Processors with real-time support

4.3.2.1 Real-time configuration for Intel® Core™ i9-14900Processor KPI measurements (Raptor Lake Refresh S)

| measurements (Raptor Lake Refresh 5) |                          |                                                                                           |
|--------------------------------------|--------------------------|-------------------------------------------------------------------------------------------|
| Hardware                             |                          |                                                                                           |
| Motherboard                          |                          | Intel® RPL-S ADP-S DDR5 SODIMM CRB                                                        |
| СРО                                  | Product                  | 14th Gen Intel(R) Core(TM) i9-14900 65W                                                   |
|                                      | Speed (MHz)              | 2000                                                                                      |
|                                      | Max Turbo<br>Speed (MHz) | 5800                                                                                      |
|                                      | Number of<br>CPUs        | 24 Cores (8 performance+ 16 efficiency)                                                   |
|                                      | LLC Cache                | 36MB                                                                                      |
| Chipset                              |                          | Raptorlake Refresh                                                                        |
| Graphics                             |                          | GT1                                                                                       |
| Memory                               | Vendor                   | SK Hynix                                                                                  |
|                                      | Туре                     | DDR5-4800                                                                                 |
|                                      | Size (GB)                | 2x16GB                                                                                    |
| .0.P                                 | Channel                  | 2                                                                                         |
| 623                                  | Vendor                   | Intel Corporation                                                                         |
| BIOS                                 | Version                  | IOTG_RPL_SR17_B0B1-<br>ADPSADL_RPSF_SEP0_03D82592_2023<br>WW13.2.01_BE4115_25Mhz_TSN0.bin |
| os                                   | Release                  | RPL-SR Yocto BSP RC01 (ER#25)                                                             |
|                                      | Kernel version           | 6.1.38-rt12-intel-ese-standard-lts-rt                                                     |

# **Ethernet Controller:**

- Intel® Ethernet Controller i226 LM connected to PCIe port PEG
- Integrated Ethernet port in PCH 3<sup>rd</sup> party PHY (Marvell\*)

# RT Test Configuration on device under test:

- Real-Time Workload (Cyclictest): Run on Core 2 and 3
- Real-Time Workloads (RTCP):
  - Real-Time Control Loop on core 3
  - Real-Time interrupt handler (IRQ) on core 2
- Simultaneous Workloads: Core-to-memory stress workload on core 0, 1, 4, 5, 6, 7, 8, and 9. Graphics workload on core 1.
  - o stress-ng on core 0 and core 1, example:
    - stress-ng --taskset 0-1 --cpu 2 --cpu-load 100 -t 0
  - o gfxbench on core 1



# Test settings for Intel® Core™ i9-14900 Processor KPI measurements

| 6197          | Item             | Description                                                                                        | 69:1                                                  |
|---------------|------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| 2180          | BIOS             | Intel TCC Mode <enabled></enabled>                                                                 | 665.                                                  |
| 2520          | Біоо             | Intel® Turbo Boost Technology                                                                      | / <fnabled></fnabled>                                 |
| 59:10         | die              | Intel SpeedStep® <enabled></enabled>                                                               | 550                                                   |
| 653           |                  | VTD <enabled></enabled>                                                                            |                                                       |
| (3)           |                  | TSN GBE Configuration - PCH                                                                        | TSN LAN Controller < Enabled>                         |
|               | 0.0              |                                                                                                    | TSN Link Speed <38.4MHz 1Gbs>                         |
|               | Kernel Boot      | processor.max_cstate=0 intel.r                                                                     |                                                       |
| -08           | Settings         | processor_idle.max_cstate=0 i                                                                      | ntel_idle.max_cstate=0                                |
| 1256          | _                | clocksource=tsc tsc=reliable no                                                                    | owatchdog intel_pstate=disable                        |
| 5595          |                  | idle=poll noht isolcpus=2,3 rcu_                                                                   | _nocbs=2,3                                            |
| 0600          |                  | rcupdate.rcu_cpu_stall_suppre                                                                      | ss=1 rcu_nocb_poll irqaffinity=0                      |
| .94.9         |                  | 1 7 7                                                                                              | dc=0 i915.disable_power_well=0                        |
| 250,          | 19:              | ·                                                                                                  | alancing=disable igb.blacklist=no                     |
| -1AU3         | 186              | efi=runtime art=virtallow iomm                                                                     | _                                                     |
| 90,           | 678              | nosoftlockup hugepages=1024                                                                        |                                                       |
|               | Cache allocation | L2 CAT: not configured (L2 cad                                                                     | che not shared)                                       |
|               | settings         | L3/LLC CAT: configured                                                                             | 001 11111 10105 1050                                  |
| 196           |                  | RTCP/Cyclic test: Run on Cl                                                                        | -101                                                  |
| 6.94          | DTOD C           |                                                                                                    | CLOS 0 with Waymask 0XFC0                             |
| 1050          | RTCP Settings    | RT Control Loop Period (1ms                                                                        | * 0                                                   |
| 6700          |                  | Buffer Size (Instructions Exe                                                                      |                                                       |
| -10 80°       |                  | <ul><li>242 KB = 11K ins</li><li>1188KB = 55K ins</li></ul>                                        |                                                       |
| oi.com 861 Au | RTCP Command     |                                                                                                    |                                                       |
| Oluli         | Line             | <ul> <li>git clone <a href="https://github.com">https://github.com</a></li> <li>Example</li> </ul> | /OTCSnare2/rtcp-xdp.git                               |
| ia            | Line             |                                                                                                    | 225 -i <ethernet interface=""> -c rtcpla -</ethernet> |
|               |                  | n 2400000 -d 125000                                                                                | 223 -1 Vethernet interrace - Cricpia -                |
|               | 70,0             |                                                                                                    | 225 -i <ethernet interface=""> -c rtcplb -</ethernet> |
| 38            |                  | n 2400000 -d 125000                                                                                | 23 Prethemetimenades entepis                          |
| OM            |                  |                                                                                                    | h -S (Set's up the environment)                       |
| mi.eu         |                  |                                                                                                    | h -R (Triggers the execution run)                     |
| 13011         | Cyclictest       |                                                                                                    | 2-3-t2-m-p99-i250-h700-q-D                            |
| - O - N       | Execution        | 24h                                                                                                | Oi K.                                                 |
| dio           | Command          | ר ו                                                                                                | 19, 1                                                 |
|               |                  |                                                                                                    |                                                       |



### KPI results for Intel® Core™ i9-14900 Processor

|                                                       |                                   |                                                                     |                                   |                                  |                         | , 45                      |
|-------------------------------------------------------|-----------------------------------|---------------------------------------------------------------------|-----------------------------------|----------------------------------|-------------------------|---------------------------|
| Configuration                                         | on KPI                            | Notable Details                                                     | Observed<br>Average<br>Cycle Time | Observed<br>MAX<br>Cycle<br>Time | Jitter<br>(MAX-<br>MIN) | Iterations<br>run         |
| Linux_RT w                                            | lms<br>RTCP<br>55k<br>IPCL        | TCC Mode<br>disabled. No<br>outliers<br>(CPU and GFX<br>contention) | 380 μs                            | 568 µs                           | 406 μs                  | 86 million<br>(24 hours)  |
| XDP-ZC TS<br>driver using<br>discrete<br>Ethernet i22 | RTCP<br>55k                       | TCC Mode<br>enabled. (CPU<br>and GFX<br>contention)                 | 176 μs                            | 217 μs                           | 65 µs                   | 86 million<br>(24 hours)  |
| 2"                                                    | 125us<br>RTCP<br>11k<br>IPCL      | TCC Mode<br>enabled. (CPU<br>and GFX<br>contention)                 | 64 µs                             | 97 μs                            | 42 μs                   | 691 million<br>(24 hours) |
| Linux_RT<br>with XDP-<br>ZC TSN                       | lms<br>RTCP<br>55k<br>IPCL        | TCC Mode<br>enabled. (CPU<br>and GFX<br>contention)                 | 172 μs                            | 230 μs                           | 78 µs                   | 86 million<br>(24 hours)  |
| driver using integrated E rnet  Linux_RT with DPDK    |                                   | TCC Mode<br>enabled. (CPU<br>and GFX<br>contention)                 | 46 μs                             | 96 µs                            | 65 μs                   | 691 million<br>(24 hours) |
| Linux_RT<br>with DPDK<br>TSN driver<br>using          | lms<br>RTCP<br>55k<br>IPCL        | TCC Mode<br>enabled. No<br>outliers<br>(CPU and GFX<br>contention)  | 160 μs                            | 188 μs                           | 95 μs                   | 86 million<br>(24 hours)  |
| discrete Eth                                          | nern 100us<br>RTCP<br>11k<br>IPCL | TCC Mode<br>enabled. No<br>outliers<br>(CPU and GFX<br>contention)  | 37 μs                             | 45 μs                            | 22 μs                   | 691 million<br>(24 hours) |
| Linux_RT                                              | Cyclict<br>est                    | 250us wakeup interval. TCC mode enabled. (CPU and GFX contention)   | 1μs<br>(Avg.<br>latency)          | 6 μs<br>(Max<br>latency)         | 5 μs                    | 345 million<br>(24 hours) |
| die@xigomi                                            |                                   | -65 <sup>6,9</sup>                                                  |                                   |                                  |                         | , Di An and               |
| June 2024 Document Number: 78                         |                                   | com 8614036                                                         |                                   |                                  | 281867                  |                           |
| une 2024<br>Document Number: 78                       | · sowi.                           | Intel Confid                                                        |                                   |                                  | Intel® TO               | CC User Guide             |



### 4.3.2.2 Real-time configuration for Intel® Core™ i9-13900E Processor KPI measurements (Raptor Lake S)

|         |                  | XO.                                                               |  |  |
|---------|------------------|-------------------------------------------------------------------|--|--|
|         | ,;6 <sup>©</sup> | Hardware                                                          |  |  |
| Mot     | therboard        | Intel® RPL-S ADP-S DDR5 SODIMM CRB                                |  |  |
| o i     | Product          | 13th Gen Intel(R) Core(TM) i9-13900E                              |  |  |
|         | Speed (MHz)      | 1800                                                              |  |  |
| СРИ     | Number of CPUs   | 24 Cores (8 performance+ 16 energy efficient)                     |  |  |
|         | Stepping         | B1                                                                |  |  |
|         | LLC Cache        | 36MB                                                              |  |  |
| C       | Chipset          | Raptorlake                                                        |  |  |
| Graphic | Driver cores     | GT1                                                               |  |  |
| Memory  | Vendor           | SK Hynix                                                          |  |  |
| Memory  | Type             | DDR5-4800                                                         |  |  |
| C       | Size (GB)        | 2x16GB                                                            |  |  |
| o.P.    | Channel          | 2                                                                 |  |  |
| BIOS    | Vendor           | Intel Corporation                                                 |  |  |
|         | Version          | RPLISRPLISFI1.R00.3441.A02.2212120717FI1.<br>R00.                 |  |  |
|         | Release          | RPL-S Yocto BSP ER22 with rt-kernel-5.19                          |  |  |
| os      | Kernel version   | 5.19.0-rt10-intel-ese-preempt-rt-<br>mainline-tracking-<br>rt-519 |  |  |

### **Ethernet Controller:**

- Intel® Ethernet Controller i226 LM connected to PCIe port PEG
- Integrated Ethernet port in PCH 3<sup>rd</sup> party PHY (Marvell\*)

### RT Test Configuration on device under test:

- Real-Time Workload (Cyclictest): Run on Core 2 and 3
- Real-Time Workloads (RTCP):
  - o Real-Time Control Loop on core 3
  - Real-Time interrupt handler (IRQ) on core 2
- Simultaneous Workloads: Core-to-memory stress workload on core 0, 1, 4, 5, 6, 7, 8, and 9. Graphics workload on core 1.
  - o stress-ng on core 0 and core 1, example:
    - stress-ng --taskset 0-1 --cpu 2 --cpu-load 100 -t 0



### o gfxbench on core 1

### Test settings for Intel® Core™ i9-13900E Processor KPI measurements

| 40                                      |                  |                                      | c 60°2                                                   |
|-----------------------------------------|------------------|--------------------------------------|----------------------------------------------------------|
| 628,                                    | Item             | Description                          | 1000                                                     |
| o.R3                                    | BIOS             | Intel TCC Mode < Enabled >           | 661                                                      |
| 6553                                    | anoi             | Intel® Turbo Boost Technolo          |                                                          |
| 960                                     | DU O             | Intel SpeedStep® <enabled></enabled> | 26/14                                                    |
| A                                       | Oir              | VTD <enabled></enabled>              |                                                          |
|                                         | 6191             |                                      | CHTSN LAN Controller < Enabled>                          |
|                                         | 80               |                                      | CH TSN Link Speed <38.4MHz 1Gbs>                         |
|                                         | Kernel Boot      | processor.max_cstate=0 inte          |                                                          |
| -0:K3                                   | Settings         | processor_idle.max_cstate=           |                                                          |
| c G S S S S S S S S S S S S S S S S S S |                  |                                      | nowatchdog intel_pstate=disable                          |
| 1,960                                   |                  | idle=poll noht isolcpus=2,3 rd       | 3/0 '                                                    |
| .66.9                                   |                  |                                      | press=1 rcu_nocb_poll irqaffinity=0                      |
| 1050                                    | 6191             |                                      | le_dc=0 i915.disable_power_well=0                        |
| 36/14                                   | 29,180           | efi=runtime art=virtallow iom        | _balancing=disable igb.blacklist=no                      |
|                                         | 25/20            |                                      | imu-pt nmi_watchdog-0<br>24 rdt=!mba i915.enable_guc=7   |
|                                         | Cache allocation | L2 CAT: not configured (L2 d         |                                                          |
|                                         | settings         | L3/LLC CAT: configured               | cache not shared)                                        |
| QAS.                                    | Joethings        |                                      | CLOS 1 with Waymask 0X3F                                 |
| 556,                                    |                  |                                      | on CLOS 0 with Waymask 0XFC0                             |
| 1405                                    | RTCP Settings    | RT Control Loop Period (1)           |                                                          |
| 86,                                     |                  | Buffer Size (Instructions E          |                                                          |
| com                                     | 9.5              | ○ 242 KB = 11K                       | (4)                                                      |
| mi.                                     | 6659,            | o 1188KB = 55k                       | Cinstructions                                            |
| 130                                     | RTCP Command     | • git clone https://github.co        | om/OTCShare2/rtcp-xdp.git                                |
|                                         | Line S           | <u>Example</u>                       | . "                                                      |
|                                         | ,055°            | • Board A: ./rtcp.sh -p rpls -h      | n i225 -i <ethernet interface=""> -c rtcpla -</ethernet> |
| -6                                      | D.               | n 2400000 -d 125000                  | on.                                                      |
| Xiaomi.com 86                           |                  |                                      | n i225 -i <ethernet interface=""> -c rtcp1b -</ethernet> |
| ; coll                                  |                  | n 2400000 -d 125000                  | 416                                                      |
| OW.                                     |                  |                                      | o.sh -S (Set's up the environment)                       |
| axia                                    |                  |                                      | o.sh -R (Triggers the execution run)                     |
| 41600                                   | Cyclictest       |                                      | : -a2-3 -t2 -m -p99 -i250 -h700 -q -D                    |
| ano.                                    | Execution        | 24h                                  | 06/3°                                                    |
| VU.                                     | Command          |                                      | 910                                                      |



### KPI results for Intel® Core™ i9-13900E Processor

| 08 <sup>1</sup> 8 <sup>6</sup> | Configuration                                           | KPI                          | Notable Details                                                     | Observed<br>Average<br>Cycle Time | Observed<br>MAX<br>Cycle<br>Time | Jitter<br>(MAX-<br>MIN) | Iterations<br>run         |
|--------------------------------|---------------------------------------------------------|------------------------------|---------------------------------------------------------------------|-----------------------------------|----------------------------------|-------------------------|---------------------------|
| 366559;RS281861                | Linux_RT with                                           | lms<br>RTCP<br>55k<br>IPCL   | TCC Mode<br>disabled. No<br>outliers<br>(CPU and GFX<br>contention) | 402 μs                            | 586 µs                           | 461 µs                  | 86 million<br>(24 hours)  |
| -5-                            | XDP-ZC TSN<br>driver using<br>discrete<br>Ethernet i226 | 1ms<br>RTCP<br>55k<br>IPCL   | TCC Mode<br>enabled. (CPU<br>and GFX<br>contention)                 | 138 µs                            | 167 μs                           | 48 μs                   | 86 million<br>(24 hours)  |
| 140556,949665                  |                                                         | 125us<br>RTCP<br>11k<br>IPCL | TCC Mode<br>enabled. (CPU<br>and GFX<br>contention)                 | 47 μs                             | 71 μs                            | 41 μs                   | 691 million<br>(24 hours) |
| ,<br>,                         | Linux_RT<br>with XDP-<br>ZC TSN                         | 1ms<br>RTCP<br>55k<br>IPCL   | TCC Mode<br>enabled. (CPU<br>and GFX<br>contention)                 | 137 μs                            | 255 μs                           | 135 μs                  | 86 million<br>(24 hours)  |
| 861405                         | driver using integrated Ethe rnet                       | 125us<br>RTCP<br>11k<br>IPCL | TCC Mode<br>enabled. (CPU<br>and GFX<br>contention)                 | 41 μs                             | 97 μs                            | 69 μs                   | 691 million<br>(24 hours) |
| omi.com 86140!                 | Linux_RT<br>with DPDK<br>TSN driver                     | lms<br>RTCP<br>55k<br>IPCL   | TCC Mode<br>enabled. No<br>outliers<br>(CPU and GFX<br>contention)  | N.A                               | 180 μs                           | N.A                     | 86 million<br>(24 hours)  |
| igomi                          | using<br>discrete Ethern<br>et i226                     | 100us<br>RTCP<br>11k<br>IPCL | TCC Mode<br>enabled. No<br>outliers<br>(CPU and GFX<br>contention)  | N.A                               | 59 μs                            | N.A                     | 691 million<br>(24 hours) |
| , andi6@xiaomi                 | Linux_RT                                                | Cyclict                      | 250us wakeup interval. TCC mode enabled. (CPU and GFX contention)   | 2 μs<br>(Avg.<br>latency)         | 12 μs<br>(Max<br>latency)        | N.A                     | 345 million<br>(24 hours) |

4.3.2.3 Real-time configuration for Intel® Core™ i7-13800HRE Processor KPI measurements (Raptor Lake -P)



| arre-  |                          | Hardware                                                                             |  |  |  |  |
|--------|--------------------------|--------------------------------------------------------------------------------------|--|--|--|--|
| Mo     | therboard                | Intel® RPL-P DDR5 SODIMM CRB                                                         |  |  |  |  |
|        | Product                  | 13th Gen Intel(R) Core(TM) i7-13800HRE<br>65W                                        |  |  |  |  |
|        | Speed (MHz)              | 2500                                                                                 |  |  |  |  |
| СРИ    | Max Turbo<br>Speed (MHz) | 5000                                                                                 |  |  |  |  |
|        | Number of<br>CPUs        | 14 Cores (6 performance+ 8 efficiency)                                               |  |  |  |  |
|        | LLC Cache                | 24MB                                                                                 |  |  |  |  |
|        | Chipset                  | Raptorlake                                                                           |  |  |  |  |
| -6197  | Graphics                 | GT1                                                                                  |  |  |  |  |
| 180    | Vendor                   | SK Hynix                                                                             |  |  |  |  |
| Memory | Туре                     | DDR5-4800                                                                            |  |  |  |  |
|        | Size (GB)                | 2x16GB                                                                               |  |  |  |  |
|        | Channel                  | 2                                                                                    |  |  |  |  |
|        | Vendor                   | Intel Corporation                                                                    |  |  |  |  |
| BIOS   |                          | IOTG_RPL_CRB_PR05_J0B1-<br>XXXADPP_RPSF_SEP0_03F724A8_2023WW<br>23.3.01_BE427202.bin |  |  |  |  |
| os     | Release                  | RPL-P Ubuntu BSP WW31.1 PV2+ RC01 ER30                                               |  |  |  |  |
| US O   | Kernel version           | linux-image-5.19rt-intel 230725t153817z-r1                                           |  |  |  |  |
|        |                          | 440                                                                                  |  |  |  |  |

#### **Ethernet Controller:**

- Intel® Ethernet Controller i226 LM connected to PCIe port PEG
- Integrated Ethernet port in PCH 3<sup>rd</sup> party PHY (Marvell\*)

### RT Test Configuration on device under test:

- Real-Time Workload (Cyclictest): Run on Core 2 and 3
- Real-Time Workloads (RTCP):
  - o Real-Time Control Loop on core 3
  - o Real-Time interrupt handler (IRQ) on core 2
- Simultaneous Workloads: Core-to-memory stress workload on core 0, 1, 4, 5. Graphics workload on core 1.
  - o stress-ng on core 0 and core 1, example:
    - stress-ng --taskset 0-1 --cpu 2 --cpu-load 100 -t 0
  - o <u>afxbench</u> on core 1

### Test settings for Intel® Core™ i7-13800HRE Processor KPI measurements

| Item | Description                                       | $\sim P_U$ |
|------|---------------------------------------------------|------------|
| BIOS | Intel TCC Mode <enabled></enabled>                | 0.0        |
|      | Intel® Turbo Boost Technology <enabled></enabled> | 2613,      |

June 2024 Intel® TCC User Guide
Document Number: 786715 Intel Confidential 42



|                 | 110                     |                                                                                                                                   |
|-----------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
|                 | Item                    | Description                                                                                                                       |
| , Al            |                         | Intel SpeedStep® <enabled></enabled>                                                                                              |
| o. Di           |                         | VTD <enabled></enabled>                                                                                                           |
| 619,            |                         | TSN GBE Configuration - PCH TSN LAN Controller < Enabled>                                                                         |
| 9180            |                         | TSN GBE Configuration - PCH TSN Link Speed <38.4MHz 1Gbs>                                                                         |
| 352818619; Di A | Kernel Boot             | processor.max_cstate=0 intel.max_cstate=0                                                                                         |
| 59:11           | Settings                | processor_idle.max_cstate=0 intel_idle.max_cstate=0                                                                               |
|                 | and                     | clocksource=tsc tsc=reliable nowatchdog intel_pstate=disable                                                                      |
|                 | An An                   | idle=poll noht isolcpus=2,3 rcu_nocbs=2,3                                                                                         |
|                 | 0. D/                   | rcupdate.rcu_cpu_stall_suppress=1 rcu_nocb_poll irqaffinity=0                                                                     |
|                 | 06/37                   | i915.enable_rc6=0 i915.enable_dc=0 i915.disable_power_well=0                                                                      |
|                 | 0                       | mce=off hpet=disable numa_balancing=disable igb.blacklist=no                                                                      |
|                 |                         | efi=runtime art=virtallow iommu=pt nmi_watchdog=0                                                                                 |
| 59;1            |                         | nosoftlockup hugepages=1024 rdt=!mba i915.enable_guc=7                                                                            |
|                 | Cache allocation        | L2 CAT: not configured (L2 cache not shared)                                                                                      |
| QA,OO           | settings                | L3/LLC CAT: configured                                                                                                            |
| 56,3            | . 0.                    | RTCP/Cyclic test: Run on CLOS 1 with Waymask 0X3F                                                                                 |
| 170,22          |                         | Best-effort workload: Run on CLOS 0 with Waymask 0XFC0                                                                            |
| ,61             | RTCP Settings           | RT Control Loop Period (1ms, 125us, 100us)                                                                                        |
|                 | 25"                     | Buffer Size (Instructions Executed)                                                                                               |
|                 | (2)                     | o 242 KB = 11K instructions                                                                                                       |
|                 | 63                      | o 1188KB = 55K instructions                                                                                                       |
| 049             | RTCP Command            | git clone <a href="https://github.com/OTCShare2/rtcp-xdp.git">https://github.com/OTCShare2/rtcp-xdp.git</a>                       |
| 556,            | Line                    | <u>Example</u>                                                                                                                    |
| -1403           |                         | Board A: ./rtcp.sh -p rpls -h i225 -i <ethernet interface=""> -c rtcpla -</ethernet>                                              |
| 86,             |                         | n 2400000 -d 125000                                                                                                               |
| COLL            | 2.5                     | • Board B: ./rtcp.sh -p rpls -h i225 -i <ethernet interface=""> -c rtcplb -</ethernet>                                            |
| milio           |                         | n 2400000 -d 125000                                                                                                               |
| 120,            |                         | Board A and board B: /rtcp.sh -S (Set's up the environment)      Board A and board B: /rtcp.sh -B (Triggers the evacution rup)    |
|                 | Cyclistost              | Board A and board B:./rtcp.sh -R (Triggers the execution run)      sude shut \$100 (avalistate \$2.3 to me and \$1250 karon or D) |
|                 | Cyclictest<br>Execution | • sudo chrt -f 99 ./cyclictest -a2-3 -t2 -m -p99 -i250 -h700 -q -D                                                                |
| É               | Command                 | 24h                                                                                                                               |
|                 | Command                 | 00°                                                                                                                               |



### KPI results for Intel® Core™ i7-13800HRE Processor

| =                |                                                         |                              |                                                                     | 100                               |                                  |                         | . 0,0                     | _      |
|------------------|---------------------------------------------------------|------------------------------|---------------------------------------------------------------------|-----------------------------------|----------------------------------|-------------------------|---------------------------|--------|
| -81861           | Configuration                                           | KPI                          | Notable Details                                                     | Observed<br>Average<br>Cycle Time | Observed<br>MAX<br>Cycle<br>Time | Jitter<br>(MAX-<br>MIN) | Iterations<br>run         |        |
| 6559;RS281861    | Linux_RT with                                           | lms<br>RTCP<br>55k<br>IPCL   | TCC Mode<br>disabled. No<br>outliers<br>(CPU and GFX<br>contention) | 239 μs                            | 450 μs                           | 235 μs                  | 86 million<br>(24 hours)  | 252818 |
| 25               | XDP-ZC TSN<br>driver using<br>discrete<br>Ethernet i226 | 1ms<br>RTCP<br>55k<br>IPCL   | TCC Mode<br>enabled. (CPU<br>and GFX<br>contention)                 | 209 μs                            | 384 μs                           | 200 μs                  | 86 million<br>(24 hours)  | 7      |
| 40226.343662     |                                                         | 125us<br>RTCP<br>11k<br>IPCL | TCC Mode<br>enabled. (CPU<br>and GFX<br>contention)                 | 40 μs                             | 65 μs                            | 36 µs                   | 691 million<br>(24 hours) |        |
|                  | Linux_RT<br>with XDP-<br>ZC TSN                         | 1ms<br>RTCP<br>55k<br>IPCL   | TCC Mode<br>enabled. (CPU<br>and GFX<br>contention)                 | 288 μs                            | 423 μs                           | 173 μs                  | 86 million<br>(24 hours)  | 94966  |
| - VI             | driver using<br>integrated Ethe<br>rnet                 | 125us<br>RTCP<br>11k<br>IPCL | TCC Mode<br>enabled. (CPU<br>and GFX<br>contention)                 | 54 μs                             | 87 μs                            | 56 μs                   | 691 million<br>(24 hours) |        |
| mi.com           | Linux_RT<br>with DPDK<br>TSN driver                     | 1ms<br>RTCP<br>55k<br>IPCL   | TCC Mode<br>enabled. No<br>outliers<br>(CPU and GFX<br>contention)  | 134 μs                            | 351µs                            | N.A                     | 86 million<br>(24 hours)  | m 8610 |
| ; gomi           | using<br>discrete Ethern<br>et i226                     | 100us<br>RTCP<br>11k<br>IPCL | TCC Mode<br>enabled. No<br>outliers<br>(CPU and GFX<br>contention)  | 26 μs                             | 54 μs                            | N.A                     | 691 million<br>(24 hours) |        |
| 0                | Linux_RT                                                | Cyclict<br>est               | 250us wakeup interval. TCC mode enabled. (CPU and GFX contention)   | 1μs<br>(Avg.<br>latency)          | 11 μs<br>(Max<br>latency)        | N.A                     | 345 million<br>(24 hours) | @Xiaor |
| June 20<br>Docum | i6@xiaomi.                                              |                              | -140556 <sup>,9</sup>                                               | <sup>V</sup> 0802223              |                                  | 18610                   | , Di An andis             | 7      |
| June 2           | 024                                                     | omi.                         | om 86740556;9                                                       |                                   | 6559;R                           |                         | CC User Guide             |        |
| Docum            | nent Number: 786715                                     |                              | Intel Confid                                                        | dential                           |                                  |                         | CC User Guide<br>44       | Di An  |



### 4.3.2.4 Real-time configuration for Intel® Core™ i7-12700E Processor KPI measurements

|           | nedsdrements   |                                                         |  |  |  |  |  |
|-----------|----------------|---------------------------------------------------------|--|--|--|--|--|
|           |                | Hardware                                                |  |  |  |  |  |
| Mot       | herboard       | Intel® Customer Reference Board for<br>Alderlake-S DDR4 |  |  |  |  |  |
|           | Product        | 12th Gen Intel(R) Core(TM) i7-12700E                    |  |  |  |  |  |
|           | Speed (MHz)    | 4200 (BIOS Turbo + IST Enabled)                         |  |  |  |  |  |
| СРИ       | Number of CPUs | 12 Cores (8 performance+ 4 energy efficient)            |  |  |  |  |  |
| , ai, V   | Stepping       | C1 0111                                                 |  |  |  |  |  |
| LLC Cache |                | 25 MB                                                   |  |  |  |  |  |
| C         | hipset         | Alderlake                                               |  |  |  |  |  |
| Graphic   | Driver cores   | GT1                                                     |  |  |  |  |  |
| .,        | Vendor         | Crucial Technology                                      |  |  |  |  |  |
| Memory    | Type           | DDR4-3200                                               |  |  |  |  |  |
|           | Size (GB)      | 4x8GB                                                   |  |  |  |  |  |
|           | Channel        | 2                                                       |  |  |  |  |  |
| BIOS      | Vendor         | Intel Corporation                                       |  |  |  |  |  |
| 6555      | Version        | ADLSFWI1.R00.2355.B00.2108270706                        |  |  |  |  |  |
| os        | Release        | ADL-S Yocto BSP ER71a with lts-rt-5.10-<br>kernel       |  |  |  |  |  |
| J3        | Kernel version | 5.10.78-rt55-intel-ese-standard-lts-rt                  |  |  |  |  |  |

### **Ethernet Controller:**

- Intel® Ethernet Controller i226 LM connected to PCIe port PEG
- Integrated Ethernet port in PCH 3<sup>rd</sup> party PHY (Marvell\*)

### RT Test Configuration on device under test:

- Real-time workload (Cyclictest): Run on core 2 and 3.
- Real-time workload (RTCP):
  - o Real-time control loop run on core 3,
  - o Real-time interrupt handler (IRQ) run on core 2
- Simultaneous workloads: core-to-memory stress workload on core 0 & 1, graphics workload on core 1
  - o stress-ng on core 0 and core 1, example:
    - stress-ng --taskset 0-1 --cpu 2 --cpu-load 100 -t 0
  - o gfxbench on core 1



### Test settings for Intel® Core™ i7-12700E Processor KPI measurements

|             | *OF               |                                                                                                             |
|-------------|-------------------|-------------------------------------------------------------------------------------------------------------|
| ai A'       | Item              | Description                                                                                                 |
| 0.0         | BIOS              | Intel TCC Mode <enabled></enabled>                                                                          |
| 619         |                   | Intel® Turbo Boost Technology 3.0 < Enabled >                                                               |
| 2810        |                   | Intel SpeedStep® <enabled></enabled>                                                                        |
|             |                   | VTD <enabled></enabled>                                                                                     |
| .69:11      | dio               | TSN GBE Configuration - PCH TSN LAN Controller < Enabled>                                                   |
|             | and               | TSN GBE Configuration - PCH TSN Link Speed <38.4MHz 1Gbs>                                                   |
|             | Kernel Boot       | i915.force_probe=* udmabuf.list_limit=8192                                                                  |
|             | Settings          | processor.max_cstate=0 intel.max_cstate=0                                                                   |
|             | 619,              | processor_idle.max_cstate=0 intel_idle.max_cstate=0                                                         |
|             | 180               | clocksource=tsc tsc=reliable nowatchdog intel_pstate=disable                                                |
|             |                   | idle=poll noht isolcpus=2,3 rcu_nocbs=2,3                                                                   |
| 69:1        |                   | rcupdate.rcu_cpu_stall_suppress=1 rcu_nocb_poll irqaffinity=0                                               |
|             |                   | i915.enable_rc6=0 i915.enable_dc=0 i915.disable_power_well=0                                                |
| 01900       |                   | mce=off hpet=disable numa_balancing=disable igb.blacklist=no                                                |
| 6.9         | - 4               | efi=runtime art=virtallow iommu=pt nmi_watchdog=0                                                           |
|             | 6191              | nosoftlockup hugepages=1024 rdt=!mba i915.enable_guc=7                                                      |
|             | Cache allocation  | L2 CAT: not configured (L2 cache not shared)                                                                |
|             | settings          | L3/LLC CAT: configured                                                                                      |
|             | settings          | RTCP/Cyclic test: Run on CLOS I with Waymask 0X3E0                                                          |
|             | 6555              |                                                                                                             |
| 19          | DTCDC.III         | Best-effort workload: Run on CLOS 0 with Waymask 0X1F      Description (100 p. 100 p.)                      |
| 6.94        | RTCP Settings     | RT Control Loop Period (1ms, 125us, 100us)      RT Control Loop Period (1ms, 125us, 100us)                  |
| , 0550°     |                   | Buffer Size (Instructions Executed)                                                                         |
|             |                   | <ul> <li>242 KB = 11K instructions</li> </ul>                                                               |
| 80.         |                   | o 1188KB = 55K instructions                                                                                 |
|             | RTCP Command      | git clone <a href="https://github.com/OTCShare2/rtcp-xdp.git">https://github.com/OTCShare2/rtcp-xdp.git</a> |
|             | Line              | <u>Example</u>                                                                                              |
|             | 10600             | Board A: /rtcp.sh-p adls -h dwmac -i <ethernet interface=""> -c</ethernet>                                  |
|             | 6.943             | rtcpla -n 2400000 -d 125000                                                                                 |
|             | 250,              | Board B: ./rtcp.sh -p adls -h dwmac -i <ethernet interface=""> -c</ethernet>                                |
|             | VO                | rtcp1b -n 2400000 -d 125000                                                                                 |
|             |                   | Board A and board B:./rtcp.sh -S (Set's up the environment)                                                 |
| COLU        |                   | Board A and board B:./rtcp.sh -R (Triggers the execution run)                                               |
| mile        | Cyclictest        | • sudo chrt -f 99 ./cyclictest -a2-3 -t2 -m -p99 -i250 -h700 -q -D                                          |
| 6@Xiaomi.ce | Execution         | 24h                                                                                                         |
|             | Command           | • sudo chrt -f 99 ./cyclictest -a2-3 -t2 -m -p99 -i250 -h700 -q -D 24h                                      |
|             | Command 861 A0550 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                     |
|             | -1405             | 486                                                                                                         |
|             | 80,               | c281                                                                                                        |
|             | colu              | 10:RS10                                                                                                     |
|             |                   |                                                                                                             |



### KPI results for Intel® Core™ i7-12700E Processor

| Configura-<br>tion                                | KPI                                                             | Notable Details                                                           | Observed<br>Average<br>Cycle<br>Time | Observed<br>MAX<br>Cycle<br>Time | Jitter<br>(MAX-<br>MIN)   | Iterations<br>run         |
|---------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------|----------------------------------|---------------------------|---------------------------|
| Linux_RT                                          | lms RTCP<br>55k IPCL                                            | TCC Mode disabled.<br>No outliers<br>(CPU, memory,<br>and gfx contention) | 426.2 us                             | 470.8 us                         | 245.6<br>us               | 86 million<br>(24 hours)  |
| with XDP-<br>ZC TSN<br>driver using<br>integrated | lms RTCP<br>55k IPCL                                            | TCC Mode enabled. No outliers (CPU, memory, and gfx contention)           | 241.1                                | 297.5 us                         | 73.2<br>us                | 86 million (2<br>4 hours) |
| Ethernet 125us<br>RTCP 11k<br>IPCL                | TCC Mode enabled. No outliers (CPU, memory, and gfx contention) | 45.3                                                                      | 94.8 us                              | 67.9                             | 691 million<br>(24 hours) |                           |
| Linux_RT<br>with DPDK<br>TSN driver               | lms RTCP<br>55k IPCL                                            | TCC Mode enabled. No outliers (CPU, memory, and gfx contention)           | N.A                                  | 189.9 us                         | N.A                       | (24 hours)                |
| using<br>discrete<br>Ethernet                     | 100us<br>RTCP 11k<br>IPCL                                       | TCC Mode enabled. No outliers (CPU, memory, and gfx contention)           | N.A                                  | 49.7 us                          | N.A                       | (24 hours)                |
| Linux_RT                                          | Cyclictest                                                      | 250us wakeup<br>interval. TCC mode<br>enabled                             | N.A                                  | ll us<br>(Max<br>latency)        | N.A                       | (24 hours)                |



### 4.3.2.5 Real-time configuration for Intel® Core™ i7-1185GRE Processor KPI measurements

| Tiger Lake U |
|--------------|
| CPU C        |
| . 40550°     |
| 100          |
|              |
|              |
|              |
|              |
| ./0          |
| Wi.co.       |
| 0//          |
|              |
|              |
| 71806        |
| .60          |
| rt noile     |
|              |

### **Ethernet Controller:**

Integrated Ethernet port in PCH with 3rd party PHY (Marvell\*)

### RT Test Configuration on device under test:

- Real-time workload (Cyclictest): on core 3
- Real-time workloads (RTCP):
  - o Real-time control loop on core 3
  - o Real-time interrupt handler (IRQ) on core 2

### Test settings for Intel® Core™ i7-1185GRE Processor KPI measurements

| Item | Description                        | An   |
|------|------------------------------------|------|
| BIOS | Intel TCC Mode <enabled></enabled> | Di,  |
|      | VTD <enabled></enabled>            | 619, |



| andib              |                                    | 10550                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Key Performan      | ce Indicator Measureme             | ents intel.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1816               | "ie@xigor,                         | 66.94.9663                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Di A'              | Item                               | Description TSN GBE Configuration - PCH TSN LAN Controller <enabled> TSN GBE Configuration - PCH TSN Link Speed &lt;38.4MHz 1Gbs&gt;</enabled>                                                                                                                                                                                                                                                                                                                            |
| ,966559;RS2818619; | Kernel Boot<br>Settings            | processor.max_cstate=0 intel.max_cstate=0 processor_idle.max_cstate=0 intel_idle.max_cstate=0 intel_pstate=disable idle=poll noht isolcpus=2,3 rcu_nocbs=2,3 rcupdate.rcu_cpu_stall_requests=1 rcu_nocb_poll irqaffinity=0 hpet=disable numa_balancing=disable efi=runtime iommu=pt nmi_watchdog=0 hugepages=1024 nohz_full=2,3 mce=off                                                                                                                                   |
|                    | Cache allocation settings          | L2 CAT: not configured (L2 cache not shared) L3/LLC CAT: configured  RTCP/Cyclic test: Run on CLOS 1 with Waymask 0XF  Best-effort workload: Run on CLOS 0 with Waymask 0XFF0                                                                                                                                                                                                                                                                                             |
| 56.94966559;h      | RTCP Settings                      | <ul> <li>RT Control Loop Period (1ms, 300us)</li> <li>Buffer Size (Instructions Executed)</li> <li>220 KB = 10K instructions</li> <li>1080KB = 50K instructions</li> </ul>                                                                                                                                                                                                                                                                                                |
| 36740555           | RTCP Command<br>Line               | <ul> <li>git clone https://github.com/OTCShare2/rtcp-xdp.git         Example         Board A: ./rtcp.sh -p tgl -h dwmac -i <ethernet interface=""> -c rtcpla -n 2400000 -d 300000     </ethernet></li> <li>Board B: ./rtcp.sh -p tgl -h dwmac -i <ethernet interface=""> -c rtcplb -n 2400000 -d 300000</ethernet></li> <li>Board A and board B:./rtcp.sh -S (Set's up the environment)</li> <li>Board A and board B:./rtcp.sh -R (Triggers the execution run)</li> </ul> |
| i com 861 he       | Cyclictest<br>Execution<br>Command | • sudo chrt -f 99 ./cyclictest -a3 -t1 -m -p99 -i250 -h700 -q -D 24h                                                                                                                                                                                                                                                                                                                                                                                                      |
| KPI resu           | Its for Intel® Core                | ™ i7-1185GRE Processor                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

### KPI results for Intel® Core™ i7-1185GRE Processor

| mi.c           | Configuration                                  | KPI                                                                   | Notable<br>Details                               | Observed<br>Average<br>Cycle<br>Time | Observed<br>MAX<br>Cycle<br>Time | Jitter<br>(MAX-<br>MIN) | Iterations<br>run               |
|----------------|------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------|--------------------------------------|----------------------------------|-------------------------|---------------------------------|
| An andi6®xiao. | Linux_RT<br>with XDP-ZC<br>TSN driver<br>using | Ims cycle<br>RTCP KPI<br>using a<br>50k IPCL<br>real-time<br>workload | TCC Mode<br>disabled                             | 164µs                                | 645µs                            | 481µs                   | 100<br>Million<br>(24<br>hours) |
| ndi            | integrated<br>Ethernet                         | 300µs<br>RTCP KPI<br>using a<br>10k IPCL                              | TCC Mode<br>enabled, 1<br>outlier above<br>300us | 60µs                                 | 373µs                            | 313µs                   | 300<br>Million<br>(24<br>hours) |



| Configuration | KPI                   | Notable<br>Details                            | Observed<br>Average<br>Cycle<br>Time | Observed<br>MAX<br>Cycle<br>Time | Jitter<br>(MAX-<br>MIN) | Iterations<br>run               |
|---------------|-----------------------|-----------------------------------------------|--------------------------------------|----------------------------------|-------------------------|---------------------------------|
|               | real-time<br>workload | TCC Mode<br>enabled, 1<br>outlier<br>removed  | 60µs                                 | 165µs*                           | 105µs*                  | 300<br>Million<br>(24<br>hours) |
| Linux_RT      | Cyclictest            | 250µs wakeup<br>interval. TCC<br>mode enabled | N.A                                  | 15µs<br>(Max<br>latency)         | N.A                     | 345<br>Million<br>(24<br>hours) |

<sup>\*</sup>One outlier removed – root caused to specific usage scenario

- 4.3.3 KPI data for Intel Atom® Processors with real-time support
- 4.3.3.1 Real-time configuration for Intel Atom® X7000RE Processor KPI measurements (Amston Lake)

KPI configurations and measurement data will be available soon.



### 4.3.3.2 Real-time configuration for Intel Atom® x7425E Processor KPI

|                       | measureme | 51145             |                                                         |
|-----------------------|-----------|-------------------|---------------------------------------------------------|
| o. Dir.               |           |                   | Hardware                                                |
| 218619                | Mo        | therboard         | AlderLake-N DDR5 CRB                                    |
| 2526                  |           | Product           | Intel(R) Atom® Processor x7425E                         |
| 6559;\                |           | Speed (MHz)       | 1500                                                    |
| 366559;RS2818619;DiA  | СРИ       | Number of<br>CPUs | 4 Cores / 4 Threads                                     |
|                       | 861,23,   | Stepping          | NO NO                                                   |
|                       |           | LLC Cache         | 6МВ                                                     |
| 40556;94966559;F      | (         | Chipset           | Alder Lake                                              |
| 04.966                |           | Vendor            | SK Hynix                                                |
| 2556;3                | Memory    | Type              | DDR5-4800                                               |
| 61403                 | -9        | Size (GB)         | 1x16GB                                                  |
|                       | PS'L      | Channel           | 0 1                                                     |
|                       | BIOS      | Vendor            | Intel Corporation                                       |
| -556;9AS              |           | Version           | ADLNFWI1.R00.4031.A00.2301180153                        |
| 2674.05               |           | Release           | ADL-N Yocto BSP ER46 with rt-kernel-5.15                |
| aomi.com 86740556;949 | os        | Kernel version    | 5.15.85-rt55-intel-ese-preempt-<br>rt-lts-rt-bullpen-rt |

### **Ethernet Controller:**

- Intel® Ethernet Controller i226 LM connected to PCIe port (PCH)
- Integrated Ethernet port in PCH with 3<sup>rd</sup> party PHY (TI\*)

### RT Test Configuration on device under test:

- Real-Time Workload (Cyclictest): Run on Core 2 and 3
- Real-Time Workloads (RTCP):
- Simultaneous Workloads: Core-to-memory stress workload on core 0, 1, 4, 5, 6, 7, 8, and 9. Graphics workload on core 1

  o stress-ng on core O and
  - - stress-ng --taskset 0-1 --cpu 2 --cpu-load 100 -t 0



## o gfxbench on core 1 Test settings for Intel Atom® x7425E Processor KPI measurements

| . 0\'\ |                      | cO/,                                 | 2.1/2                                                        |          |
|--------|----------------------|--------------------------------------|--------------------------------------------------------------|----------|
| . 26/3 | Item                 | Description                          | CK53,                                                        |          |
| 20870  | BIOS                 | Intel TCC Mode <enabled></enabled>   | 10/603                                                       |          |
| .RS    | .6                   | Intel® Turbo Boost Technolog         | gy <enabled></enabled>                                       |          |
| 691    | odic                 | Intel SpeedStep® <enabled></enabled> |                                                              |          |
|        | 31.                  | VTD <enabled></enabled>              | 6140                                                         | - ^      |
|        | Kernel Boot          | i915.force_probe=* udmabuf.l         | ist_limit=8192 nopcid                                        | 200      |
|        | Settings             | processor.max_cstate=0 inte          |                                                              |          |
|        | 86                   | processor_idle.max_cstate=0          |                                                              | ,        |
|        |                      | _ AL \*                              | nowatchdog intel_pstate=disable                              |          |
| o:RS   |                      | idle=poll noht isolcpus=2,3 rcı      |                                                              |          |
|        |                      |                                      | ress=1 rcu_nocb_poll irqaffinity=0                           |          |
| 1060   |                      | 16.17                                | e_dc=0 i915.disable_power_well=0                             |          |
| 6.94   |                      | · ·                                  | palancing=disable igb.blacklist=no                           |          |
|        | 619                  | efi=runtime art=virtallow iomr       |                                                              |          |
|        | Cache allocation     |                                      | 4 rdt=!mba i915.enable_guc=7                                 | -6       |
|        | CV                   | L2 CAT: configured                   | CLOS Lwith Waymank OVEEOO                                    | 0490     |
|        | settings             |                                      | CLOS 1 with Waymask 0XFF00<br>Run on CLOS 0 with Waymask 0XF | 6        |
|        | 655                  | L3/LLC CAT: configured               | Null off CEOS O With Wayinask OXF                            | 4        |
| 049    |                      | RTCP/Cyclic test: Run on 0           | CLOS I with Waymask OXECO                                    |          |
| .66.9  |                      |                                      | Run on CLOS 0 with Waymask 0X3                               | RE       |
| 1000   | RTCP Settings        | RT Control Loop Period               |                                                              | · ·      |
| 26/1   | Ter or octangs       | Buffer Size (Instruction)            |                                                              |          |
| om     |                      | o 132 KB = 6K in                     |                                                              |          |
| ni.co  | 509                  | o 648 KB = 30K                       |                                                              |          |
|        | RTCP Command         | • git clone https://github.com       |                                                              | <u> </u> |
|        | Line                 | <u>Example</u>                       |                                                              | 80       |
|        | 250,                 | • Board A: /rtcp.sh -p adln -h       | i225 -i <ethernet interface=""> -c rtcp</ethernet>           | la       |
|        | No                   | -n 2400000 -d 125000                 | arni.                                                        |          |
|        |                      | - 67                                 | i225 -i <ethernet interface=""> -c rtcp</ethernet>           | lb       |
| COLL   |                      | -n 2400000 -d 125000                 |                                                              |          |
| ami.   |                      | - 63                                 | sh -S (Set's up the environment)                             |          |
| Xiao.  |                      | Board A and board B:./rtcp.          | sh -R (Triggers the execution run)                           |          |
|        | Cyclictest           | sudo chrt -f 99 ./cyclictest -       | a3 -t1 -m -p99 -i250 -h700 -q -D 24I                         | h        |
|        | Execution<br>Command |                                      | 619,                                                         |          |
|        | Command              |                                      | 180                                                          |          |
|        | am o                 |                                      |                                                              |          |
|        | v.co.                | -59;4                                | -8                                                           |          |
|        | Command              | • sudo chrt -f 99 ./cyclictest -     | a3 -t1 -m -p99 -i250 -h700 -q -D 24l                         |          |
|        |                      |                                      | ai A''                                                       |          |
|        |                      | 556,                                 | , 9; V.                                                      |          |
| and    |                      | 1403                                 | 367                                                          |          |



### KPI results for Intel Atom® x7425E Processor

| 08/186                      | Configuration                                                | KPI                      | Notable Details                                                               | Observed<br>Average<br>Cycle<br>Time | Observed<br>MAX<br>Cycle<br>Time | Jitter<br>(MAX-<br>MIN) | Iterations<br>run                |
|-----------------------------|--------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------|--------------------------------------|----------------------------------|-------------------------|----------------------------------|
| <sub>4966559</sub> ;RS28186 | Linux_RT with XDP-ZC TSN driver using discrete Ethernet i226 | lms RTCP<br>30k IPCL     | TCC Mode<br>disabled. No<br>outliers<br>(CPU and GFX<br>contention)           | 395 μs                               | 935 μs                           | 357µs                   | 86<br>million<br>(24 hour<br>s)  |
| age Go                      | 59;R528186137                                                | lms RTCP<br>30k IPCL     | TCC Mode<br>enabled. No<br>outliers<br>(CPU and GFX<br>contention)            | 412 μs                               | 703 μs                           | 354µs                   | 86<br>million<br>(24 hour<br>s)  |
| 36 <sup>740556;949665</sup> | .0                                                           | 125us<br>RTCP 6k<br>IPCL | TCC Mode<br>enabled. No<br>outliers<br>(CPU and GFX<br>contention)            | 73 μs                                | 96 μs                            | 24μs                    | 691<br>million<br>(24<br>hours)  |
| 140                         | Linux_RT with XDP- ZC TSN driver using integrated Eth        | lms RTCP<br>30k IPCL     | TCC Mode<br>enabled. No<br>outliers<br>(CPU and GFX<br>contention)            | 324 µs                               | 400 μs                           | 105μs                   | 86<br>million<br>(24 hour<br>s)  |
| ilaomi.com 86741            | ernet                                                        | 125us<br>RTCP 6k<br>IPCL | TCC Mode<br>enabled. No<br>outliers<br>(CPU and GFX<br>contention)            | 75 μs                                | 85 μs                            | 27μs                    | 691<br>million<br>(24<br>hours)  |
|                             | Linux_RT with DPDK TSN driver using discrete Ethern          | lms RTCP<br>30k IPCL     | TCC Mode enabled. No outliers (CPU and GFX contention)                        | 142 μs                               | 529 μs                           | 402 μs                  | 86<br>million<br>(24 hour<br>s)  |
| An andic@xiaom              | et i226                                                      | 100us<br>RTCP 6k<br>IPCL | TCC Mode<br>enabled. No<br>outliers<br>(CPU and GFX<br>contention)            | 44 μs                                | 61 µs                            | 35 μs                   | 691<br>million<br>(24<br>hours)  |
|                             | Linux_RT                                                     | Cyclictest               | 250us wakeup<br>interval. TCC<br>mode enabled.<br>(CPU and GFX<br>contention) | 3 μs<br>(Avg.<br>latency)            | 12 μs<br>(Max<br>latency)        | 11 μs                   | 345<br>million<br>(24 hour<br>s) |



### 4.3.3.3 Real-time configuration for Intel Atom® x6427FE Processor KPI measurements

| <u>measure</u> | ments          | -al.                                            |
|----------------|----------------|-------------------------------------------------|
|                |                | Hardware                                        |
| Mo             | therboard      | EHL RVP / CRB (XDP)                             |
|                | Product        | Intel Atom(R) x6427FE Processor                 |
|                | Speed (MHz)    | 1.90GHz                                         |
| CPU            | Number of CPUs | 4 Cores / 4 Threads                             |
|                | Stepping       | B1                                              |
|                | LLC Cache      | 4 MB                                            |
| (              | Chipset        | Mule Creek Canyon                               |
| Graphic        | Driver cores   | GT2                                             |
|                | Vendor         | Micron Technology                               |
| Memory         | Туре           | LPDDR4                                          |
|                | Size (GB)      | 2x4GB                                           |
|                | Channel        | ai An 2                                         |
| BIOS           | Vendor         | Intel Corporation                               |
| ыоз            | Version        | EHLSFWI1.R00.2463.A14.2012290454                |
|                | Microcode      | 0xE arrow                                       |
| 6.0            | Release        | EHL PV Candidate 12                             |
| AO OS          | Kernel version | 5.4.61-rt37-intel-preempt-rt#1SMP<br>PREEMPT RT |

#### **Ethernet Controller:**

Integrated Ethernet port on PCH with 3<sup>rd</sup> party PHY (Marvell\*)

### RT Test Configuration on device under test:

- Real-time workload (Cyclictest): on core 3
- Real-time workloads (RTCP):
  - Real-time control loop on core 3
  - o Real-time interrupt handler (IRQ) on core 2



### Test settings for Intel Atom® x6427FE Processor KPI measurements

|                    | , 'O <del>.</del> | 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A A                | Item              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0.0,               | BIOS              | Intel TCC Mode <enabled></enabled>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 619                |                   | VTD <enabled></enabled>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0810               | Kernel Boot       | i915.force_probe=* udmabuf.list_limit=8192                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                    | Settings          | processor.max_cstate=0 intel.max_cstate=0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 59;                | dilo              | processor_idle.max_cstate=0 intel_idle.max_cstate=0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                    | 2 31110           | clocksource=tsctsc=reliable nowatchdog intel_pstate=disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                    | oi All            | idle=poll noht isolcpus=2,3 rcu_nocbs=2,3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                    | , O, D,           | rcupdate.rcu_cpu_stall_suppress=1 rcu_nocb_poll irqaffinity=0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                    | 0613              | i915.enable_rc6=0 i915.enable_dc=0 i915.disable_power_well=0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                    | O                 | mce=off hpet=disable numa_balancing=disable igb.blacklist=no                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                    |                   | efi=runtime art=virtallow iommu=pt nmi_watchdog=0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| (59)               |                   | nosoftlockup hugepages=1024 i915.enable_guc=7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                    |                   | mmio_stale_data=force                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                    | Cache allocation  | L2 CAT: configured                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 656,               | settings          | RTCP/Cyclic test: Run on CLOS 1 with Waymask 0XFF0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                    |                   | Best-effort workload: Run on CLOS 0 with Waymask 0XF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                    |                   | L3/LLC CAT: configured                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                    |                   | RTCP/Cyclic test: Run on CLOS 1 with Waymask 0XFFF0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                    | -259,             | Best-effort workload: Run on CLOS 0 with Waymask 0XF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                    | RTCP Settings     | RT Control Loop Period (1ms, 300us)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| c.9 <sup>(A)</sup> |                   | Buffer Size (Instructions Executed)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                    |                   | o 110 KB = 5K instructions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| c1405              |                   | o 540KB = 25K instructions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 80.                | RTCP Command      | git clone <a href="https://github.com/OTCShare2/rtcp-xdp.git">https://github.com/OTCShare2/rtcp-xdp.git</a>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| cou.               | Line              | <u>Example</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                    |                   | Board A: /rtcp.sh -p ehl -h i225 -i <ethernet interface=""> -c rtcpla -</ethernet>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                    |                   | n 2400000 -d 125000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                    |                   | Board B: ./rtcp.sh -p ehl -h i225 -i <ethernet interface=""> -c rtcplb -</ethernet>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                    |                   | n 2400000 -d 125000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| -6                 | D.                | Board A and board B://rtcp.sh -S (Set's up the environment)      Decord A and board B://rtcp.sh - S (Trip your the average the second and the second area.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| W 80               | O ali ata at      | Board A and board B:./rtcp.sh -R (Triggers the execution run)      A shall be a second of the s |
| . co,,             | Cyclictest        | • sudo chrt -f 99 ./cyclictest -a3 -t1 -m -p99 -i250 -h700 -q -D 24h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| oluj.              | Execution         | c6555 and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 10                 | Command           | ,000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

### KPI results for Intel Atom® x6427FE Processor

|            | 86 4055                   |                       | <ul> <li>Board A and boar</li> <li>Board A and boar</li> </ul> | d B:./rtcp.sh                        | •                                |                         |                   |
|------------|---------------------------|-----------------------|----------------------------------------------------------------|--------------------------------------|----------------------------------|-------------------------|-------------------|
| iaomi.     | Cyclict<br>Execut<br>Comm | ion                   | • sudo chrt -f 99 ./c                                          | cyclictest -a3                       | -t1-m-p99-i                      | 250 -h70                | 0 -q -D 24h       |
| An andi6@X | PI results for I          | ntel Atom®            | x6427FE Process                                                | sor                                  | 8619; Di h                       |                         |                   |
|            | Configuration             | KPI                   | Notable Details                                                | Observed<br>Average<br>Cycle<br>Time | Observed<br>MAX<br>Cycle<br>Time | Jitter<br>(MAX-<br>MIN) | Iterations<br>run |
| and        | Linux_RT                  | 1ms cycle<br>RTCP KPI | TCC Mode<br>disabled                                           | 575µs                                | 896 µs                           | 321 µs                  | 120<br>Million    |



|                           | ~0,10                                            |                                                                   |                                                  |                                      |                                  |                         |                                 |            |
|---------------------------|--------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------|--------------------------------------|----------------------------------|-------------------------|---------------------------------|------------|
| -A                        | Configuration                                    | KPI                                                               | Notable Details                                  | Observed<br>Average<br>Cycle<br>Time | Observed<br>MAX<br>Cycle<br>Time | Jitter<br>(MAX-<br>MIN) | Iterations<br>run               |            |
| 5559;RS28186°             | with XDP-ZC<br>TSN driver<br>using<br>integrated | using a 25k<br>IPCL real-<br>time<br>workload                     | (CPUmem + 3D<br>Navi)                            |                                      | 40556.94.9f                      | 20,22                   | (24<br>hours)                   | <u>.</u> 9 |
|                           | Ethernet                                         | 250us<br>RTCP KPI<br>using a<br>5k IPCL real-<br>time<br>workload | TCC Mode<br>enabled<br>(CPUmem + 3D<br>Navi)*    | 69µs                                 | 171 µs                           | 102 µs                  | 180<br>Million<br>(24<br>hours) | 5287       |
| 0556;9496655              | Linux_RT                                         | Cyclictest                                                        | TCC mode<br>enabled<br>250-µs wakeup<br>interval | N.A                                  | 14 µs<br>(Max<br>latency)        | N.A                     | 346<br>Million<br>(24<br>hours) |            |
|                           | Q.P                                              | 528180                                                            | I                                                | .:60Xiac                             | )lu-                             |                         | -6:                             | 94966      |
|                           | 94966555                                         |                                                                   | 2818619; Di An                                   |                                      |                                  |                         | 8614055                         |            |
| 57A0E                     | 56;3                                             |                                                                   | 18619;D'                                         |                                      |                                  | omi.com                 |                                 |            |
| ni.com 86740 <sup>5</sup> |                                                  | -9:RS                                                             | 78,                                              |                                      | · 20 Xio                         |                         |                                 |            |
| A 3.7                     |                                                  |                                                                   |                                                  |                                      |                                  |                         |                                 |            |
|                           |                                                  | .94966555                                                         |                                                  |                                      |                                  |                         |                                 | 2861       |
| (i.                       | 6740556                                          | .9 <sup>1,966555</sup>                                            |                                                  |                                      |                                  |                         | omi.com                         | n 861      |
|                           | com 86740556                                     | .9 <sup>1</sup> 966555                                            |                                                  |                                      | andi6@xia                        |                         | gxiaomi.com                     | 0.867      |
|                           | com 86140556                                     | .94.966555                                                        |                                                  |                                      | andio                            | n andi6@                | Axiaomi.com                     |            |
| ndi6@xiaomi               | com 86140556                                     | .94966555°,9                                                      |                                                  |                                      | andio                            | andi6@                  | Axiaomi.com                     |            |
| ndi6@xiaomi               | com 86740556                                     | n 86140556;9                                                      |                                                  |                                      | andio                            | andi6                   | Axiaomi.com                     |            |
| indi6@xiaomi              | com 867 A0556                                    | n 861 40556;9                                                     |                                                  |                                      | andio                            | andi6                   | An andio                        |            |
| ndi6@xiaomi               | iom 86740556                                     | M86140556;9                                                       |                                                  |                                      | andic                            | andi6 0                 | i An andio                      |            |
| ndi6@xiaomi               | com 867 A0556                                    | 94966555,9 <sup>1</sup>                                           |                                                  |                                      | andie 3619; Di Ar                | , and i6 (0             | An andis                        |            |
| June 2<br>Docum           | 2024<br>ment Number: 786715                      | 94966535<br>M86740556;9                                           | -56559;RS2818                                    |                                      | andio<br>8619; Di Ar             | ntel® TCC I             | User Guide                      |            |



### 5.0 Advanced Real-time Capabilities and Tuning

This chapter provides additional options for optimizing Intel platforms for real-time usage that go beyond the basic configurations described in previous chapters. Such options are considered more advanced and generally require more in-depth knowledge of processor architecture.

### 5.1 Configuration of Shared Resources

If the basic real-time configuration does not address all real-time needs some customers may want to try out configuring shared resources like L2/L3 Cache to achieve their expected real-time performance. This chapter provides guidance on how to configure cache to improve real-time performance for those advanced usages where this may be beneficial. Configuring cache in a manner that provides an overall improvement of real-time performance without major impact on overall system performance requires advanced system knowledge and a deep understanding of the cache architecture of your system.

#### 5.1.1 Caches

Enumerating and understanding the cache topology can be an important step when making decisions on workload placement. Cache, both L2 and Last-Level (LLC/L3) may be shared between processor cores.

Cache is an integral part of modern processors and can be critical to reduce latencies, as it allows much quicker access to frequently or recently used data, avoiding the need to fetch the data from memory. As such the availability of sufficient cache is critical for workloads requiring low latencies and determinism. For many applications, including many real-time applications, the default configuration of cache on Intel platforms as well as additional technologies to help with smart usage of the available cache will be sufficient.

For advanced real-time applications cache partitioning has proven to be an effective approach for mitigating multi-workload interference, but when done incorrectly can also negatively affect both real-time and general compute performance.



#### Overview of common cache architectures found on Intel SoC's 5.1.1.1

Cache topology varies between processors, but in general Cache, both L2 and LLC are generally shared to some degree among compute cores. The following provides 3 examples of Cache topology found on Intel platforms.

For Performance Cores, L2-cache is generally dedicated to a core, whereas for efficiency cores L2-cache may be shared. L3 cache is generally shared among most cores. The following chapter provides guidance on how to understand the cache topology on Intel systems.



Figure 3: Cache architecture of 11th Gen Intel® Core™ Processor I7-1185GRE (Tiger Lake UP3)



Figure 4: Cache Architecture of 13th Gen Intel® Core™ Processor i5-1350PRE (Raptor Lake P)



Intel® TCC User Guide June 2024 Document Number: 786715 **Intel Confidential** 



#### 5.1.1.2 Enumerating Cache Topology

Enumerating and understanding the cache topology is an important step when making decisions on workload placement. Intel communicates information about caches such as size, hierarchy, inclusivity, and associativity through CPUID. In Linux, multiple utilities exist for gathering this information and presenting it in a human readable format. Refer to Hardware Locality (hwloc), available through many package managers and also on GitHub (open-mpi/hwloc: Hardware locality (hwloc) (github.com), which provides the *Istopo* utility. Lstopo provides an easy-to-read ascii representation of the caches in the system and CPU cores associated with a cache instance. When running Istopo, consider using the following parameters:

--of ascii # Output format set to ascii

--no-io # Hide I/O devices to improve readability

Note: As core counts increase, additional screen real estate is required to properly view the output. If the output is not legible, revert to '--of console' instead of '--of ascii'.

### 5.1.2 LLC (L3) Cache Partitioning

The default cache allocation scheme shares the entire LLC cache between all agents (all cores allocated to CLOS 0), which can result in increased jitter in some applications due to cache thrashing. Applying a simple cache partitioning scheme could minimize this source of jitter. However, in some cases, reducing the amount of cache available to an application can adversely affect performance. As a result, Intel recommends testing applications with both the default configuration (all Cache-Ways shared) and a simple partitioning scheme.

The simplest partitioning scheme is to divide the cache in half, creating one half dedicated to the real-time application(s) and the other for best effort application(s). Intel provides the ability to partition caches at various levels in the caching hierarchy through Cache Allocation Technology (CAT), part of Intel® Resource Director Technology (Intel® RDT).

Note: Certain platforms with support for TCC Mode BIOS may optionally have "GT CLOS", a BIOS setting that modifies the default cache partitioning scheme for the integrated GPU. When set to Enabled, the integrated GPU will use only a small portion of the last level cache versus sharing all of the cache by default.



### 5.1.2.1 Using L3 CAT for real-time performance optimization

Cache Allocation Technology feature enables more cache resources (i.e., cache space) to be made available for high priority applications based on guidance from the execution environment as shown in Figure 6. The architecture also allows dynamic resource reassignment during runtime to further optimize the performance of the high priority application with minimal degradation to the low priority app. Additionally, resources can be rebalanced for system throughput benefit across use- cases of OSes, VMMs, containers and other scenarios by managing the CPUID and MSR interfaces. This section describes the hardware and software support required in the platform including what is required of the execution environment (i.e., OS/VMM) to support such resource control. Note that in Figure 2 the L3 Cache is shown as an example resource.



Figure 6: Cache Allocation Technology Enables Allocation of More Resources to High Priority Applications

#### 5.1.2.2 Using intel-cmt-cat

The Intel® RDT software package, intel-cmt-cat, is available on Github (intel/intel-cmt-cat: User space software for Intel(R) Resource Director Technology (github.com) and provides support for configuring Cache Allocation Technology. Follow the instructions in the repository for obtaining and compiling the pqos utility executable.

Usage examples for configuring resource allocations can be found on the intel-cmt-cat wiki:

Usage Examples · intel/intel-cmt-cat Wiki (github.com)

### 5.1.2.2.1 Example L3 cache partitioning for an 11th Gen Intel® Core™ Processor i7-1185GRE

The 11<sup>th</sup> Gen Intel® Core™ Processor i7-1185GRE contains 4 cores and 12MB of cache that can be partitioned using the model specific, non-



architectural implementation of L3 Cache Allocation Technology found on Intel® Core™ processors that support Time Coordinated Computing. In this example Cores 2 &3 are used for processing real-time workloads.

Table 4 shows how the 12MB last level cache can be partitioned in half, with cores 0,1 being assigned a non-overlapping portion of the cache from cores 2,3. For completeness, the equivalent commands for programming the MSRs directly are also shown. The MSR's used for configuring the cache masks are L3\_MASK\_0 (address 0xC90) and L3\_MASK\_1 (address 0xC91). The MSR used for associating a class of service to a core is PQR\_ASSOC (address 0xC8F).

The i7-1185GRE last level cache has a capacity bitmask (CBM) length of 12 (0xFFF), so each class of service will be assigned a CBM length of 6 (0x3F and 0xFC0, respectively) when partitioning the cache in half. Note: This example matches the cache allocation utilized in the KPI data for 11th Gen Intel® Core $^{\text{TM}}$  Processor i7-1185GRE provided in the earlier chapter.



Figure 7: Cache allocation example for 11th Gen Intel® Core™ Processor i7-1185GRE example with GT CLOS enabled.



Table 4: Partitioning the L3 cache in half on the 11th Gen Intel® Core™ Processor i7-1185GRE

| Using intel-cmt-cat<br>"pqos" utility | Model Specific<br>Register (MSR) | Comments                 |
|---------------------------------------|----------------------------------|--------------------------|
| xia                                   | programming                      | 1.960                    |
| pqosiface=msr -e                      | wrmsr 0xC90 0x3F                 | Assign ½ the cache to    |
| "llc:0=0x3F;llc:1=0xFC0"              | wrmsr 0xC91 0xFC0                | CLOS 0                   |
| VI G                                  | 610                              | Assign ½ the cache (non- |
| Oi F                                  | 7000                             | overlapping) to CLOS 1   |
| pqosiface=msr -a                      | wrmsr -p 0 0xC8F                 | Assign CLOS 0 to Cores   |
| "llc:0=0,1;llc:1=2,3"                 | 0x00000000                       | 0,1                      |
|                                       | wrmsr -p 1 0xC8F                 |                          |
|                                       | 0x00000000                       |                          |
|                                       | wrmsr -p 2 0xC8F                 | Assign CLOS 1 to Cores   |
| NA                                    | 0x10000000                       | 2,3                      |
| Oi F                                  | wrmsr -p 3 0xC8F                 | an o                     |
| (49;                                  | 0x100000000                      | , co,                    |

A table of capacity bit mask information is provided in Appendix C Note: More information on Cache Allocation Technology and associated register interfaces can be found in the Intel Software Developers Manual, Volume 3B, Chapter 18.19 "Intel® Resource Directory Technology (Intel® RDT) Allocation Features". The register names used in this section do not contain the "IA32\_" prefix as L3 Cache Allocation Technology on the Intel® Core™ Processor i7-1185GRE is non-architectural.

### 5.2 Using Timed-GPIO

Sometimes it's not enough for software to be told what the current OS/CPU time is "now". For example, when precision time synchronization is an application requirement it can be extremely useful to verify (at least in the lab) the accuracy of the CPU's notion of "now" using a hardware signal to represent ground truth. This is facilitated with a pair of one or more Timed-GPIO (TGPIO) pins that generate a hardware high voltage at precisely the moment the time "ticks" to the next second, followed by a return to low voltage / ground. This aptly named Pulse Per Second (PPS) is commonly used to test synchronization between hardware components. Several examples include:



- Connect both the TGPIO and the PPS of a PTP-capable hardware component (e.g. an Ethernet NIC such as Intel® Ethernet Controller i226) to an oscilloscope, allowing the test engineer to measure the worst-case time difference between the two signals (which, if synchronized, will both go from low to high simultaneously). This is particularly useful to measure the difference in time accuracy between a NIC and the CPU when PCIe PTM is enabled vs. disabled.
- Connect the TGPIO to the PPS input of a PTP-capable hardware component, especially for components that do not support PCIe PTM, allowing the time to be synchronized more accurately than with only software. Note that the practicability of this approach may be constrained by the need for a wire to pass from the TGPIO to the NIC.
- 3. Synchronize time between the CPU and another hardware component, such as a GPS module.

Intel's TGPIO driver triggers a pulse per second (PPS) continuously when installed, allowing engineers to check synchronization or align synchronization to the signal on the TGPIO pin. The TGPIO PPS driver is available in mainline Linux.

### 5.3 Intel® Speed Shift technology for edge computing to boost real-time performance.

The use of Intel® Speed Shift technology to improve real-time performance was mentioned in Chapter 3.1 as an option. In this chapter we will describe such usage in more detail and walk through a specific configuration example of core frequencies on Intel® Core™ 13th Generation H-series processor for which we also provide a component reliability assessment.

### 5.3.1 Overview of using Intel® Speed Shift technology for edge computing

Starting with the 12th and 13th Generation Intel® processors Intel® Speed Shift technology, also known as Hardware Controlled Performance States (HWP), was improved by adding per core or module p-state transitions. In contrast to the Enhanced Intel® Speed Step® technology, where the operating system plays a central role in



controlling and monitoring discrete frequency-based operating points, with Intel® Speed Shift technology the processor takes on the responsibility of independently choosing the most suitable performance states based on the workload demand. It does so while considering certain guiding hints programmed by the operating system. These hints encompass factors like setting minimum and maximum performance thresholds, indicating a preference for energy efficiency or performance, and defining a specific time frame for observing the history of workload patterns. The operating system is also equipped with the capability to override HWP's autonomous selection of performance states and assign a desired performance target. However, the actual frequency delivered is still subject to the processor's energy efficiency and performance optimizations. In essence, HWP strikes a dynamic balance between autonomous performance state selection and OS-driven settings.

Setting the frequency of cores that have real-time workloads pinned to them to a level higher than base frequency (HVM) using Intel® Speed Shift technology can boost the real-time performance of those workloads. However, this benefit comes at a cost. Running cores above the HVM frequency impacts reliability and, to stay within the TDP guard bands, may cause more extensive throttling of other cores.

On current Intel platforms the P-state of performance cores, p-cores, can be selected independently per core<sup>1</sup>. Efficiency cores, e-cores, are typically grouped in sets of four cores per module and the P-state can be selected per module.

When set correctly, the real-time cores will constantly run at the set frequency, while other cores will still vary their frequencies as directed by the processor or the OS, including the possibility of throttling as needed. The below figure shows the behavior of various cores. In this example, two cores, labeled RT cores, are set to 3.6Ghz, the rest of the cores are 'floating' up to their set max-frequency values, in this example, p-cores up to 2.5GHz, e-cores up to 1.2Ghz, and the integrated GPU up to 1.3GHz.

June 2024 Intel® TCC User Guide
Document Number: 786715 Intel Confidential 64

<sup>&</sup>lt;sup>1</sup> Future products may group p-cores into modules.





Figure 8: Core behavior when using Intel® Speed Shift technology for edge computing when system is loaded to induce throttling.

Setting some cores to such a higher frequency allows for lower average latencies and reduced jitter for the real-time workloads running on those cores.

### 5.3.2 Impact of using Intel® Speed Shift technology for edge computing on component reliability and overall system performance.

Setting even just a few cores to a higher, fixed frequency does not come without a cost. Due to higher internal frequency, voltages, and subsequent higher temperature and power, such settings will negatively impact the reliability expectations of the CPU and should be used with careful consideration.

Higher temperatures and power consumption also affects the overall system TDP and depending on the usage may adversely affect the performance of the rest of the cores and the graphics as the processor and OS will automatically throttle those cores and the graphics engine to avoid damage.

To address such concerns, we are describing a specific enveloping configuration on the highest performing SKU of a swim lane that can be leveraged into lower performing SKUs of the same processor family without significant impact on reliability. Such an enveloping configuration example is described in the next section.



### 5.3.3 Example Configuration using Intel® Speed Shift technology on Intel® Core™ 13th Generation H-series processors.

In this example we are using Intel® Speed Shift Technology to set 2 p-cores to a higher frequency and limit the max frequencies of the rest of the P-Cores, all e-cores, the integrated graphics, and the LLC/Ring to their respective HVM frequencies.

To use Intel® Speed Shift Technology for edge computing, it is essential to enable it in the BIOS. The following BIOS settings are recommended:

|                        | Ref BIOS menu                    | BIOS setting                       | State     | Comment                                                                              |
|------------------------|----------------------------------|------------------------------------|-----------|--------------------------------------------------------------------------------------|
|                        | :9:R5/20                         | Turbo Boost                        | Enabled   | When disabled, turns off Intel® Turbo Boost Technology.                              |
| -56:94966 <sup>5</sup> | Intel Advanced<br>Menu > Power & | Intel Speed<br>Shift<br>Technology | Enabled   | When disabled, turns off Intel® Speed Shift<br>Technology.                           |
| 261405°                | Performance > CPU – Power        | Intel Speed<br>Step                | Enabled   | When disabled, turns off Intel Speed Step® technology.                               |
| Management<br>Control  |                                  | Energy<br>Efficient Turbo          | Disabled  | When enabled, turbo frequency is opportunistically lowered to increase efficiency    |
|                        | - 16,91,96653                    | HWP<br>Autonomous<br>EPP Grouping  | Disabled  | When enabled, HWP autonomous requests same p-state for all cores with same EPP value |
| 26749                  | Intel Advanced<br>Menu > Power   | 2919                               | 3613      | i gomi.                                                                              |
| mi.com                 | &Performance >                   | GT Max Turbo                       | 300MHz    | When set, the GT Max Turbo Frequency is set to                                       |
|                        | GT Power                         | Frequency                          | 000171112 | the selected value.                                                                  |
| igon                   | Management<br>Control            | 966.                               |           | ai An ai                                                                             |

Software can detect Intel® Speed Shift technology support using the CPUID instruction. Below are the model-specific registers (MSRs) to be used to configure P-Cores, e-cores, and the LLC/Ring with Intel® Speed Shift technology for this specific example:



| 416                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 56,3                                                                 | 0.0                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------|
| MSR details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Setting                                                              | Comment                       |
| HWP Enable MSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x1                                                                  | Switches on                   |
| Register: IA32_PM_Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | COLU                                                                 | Hardware P-States             |
| Address: 0x770                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | #D Course                                                            | Set's the                     |
| HWP Request MSR Register: IA32_HWP_REQUEST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | #P-Cores<br>core 0: 0x <mark>f</mark> 0000000 <mark>80</mark> 002006 | frequencies and               |
| 0.774                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | core 1: 0xf00000081002006                                            | preferences per               |
| Address. Ox774                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | core 2: 0xf000000082002006                                           | core.                         |
| ai Arr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | core 3: 0xf000000083002006                                           | Used by the OS to             |
| Address: 0x7/4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | core 4: 0xf000000002e2e2e                                            | provide hints (min,           |
| 186                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | core 5: 0x <mark>f</mark> 0000000 <mark>002e2e2e</mark>              | max, desired, energy          |
| 2528,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | #E-Cores                                                             | performance                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | core 6: 0xf00000085001204                                            | preferences to                |
| 2022                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | core 7: 0xf000000086001204                                           | HWP)                          |
| ai Ai'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | core 8: 0xf000000087001204                                           | `                             |
| 491                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | core 9: 0xf000000088001204                                           |                               |
| 1861                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | core 10: 0xf00000089001204                                           |                               |
| 2528                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | core 11: 0xf00000008a001204                                          | 0                             |
| 59;4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | core 12: 0xf00000008b001204                                          | 56,3                          |
| LIMBO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | core 13: 0xf0000008c001204                                           | Lists LIMAND & African and an |
| HWP Capabilities MSR Register: IA32_HWP_CAPABILITIE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | c oi Ai.                                                             | Lists HWP performance range   |
| Address: 0x771                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3                                                                    | Talige                        |
| Ring Ratio Limit MSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x2828                                                               | Sets the minimum and          |
| Register: MSR_RING_RATIO_LIMIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      | maximum frequency             |
| Address: 0x620                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | die                                                                  | ratio of the LLC/Ring         |
| omi.com 86740556;94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 59;R52818619;Dir                                                     | andi6@xiaomi.com              |
| June 2024 Document Number: 786715                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 559;R52818619;Di AN                                                  |                               |
| ie@xiaomi.col.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -56;94966559;H-                                                      | o: Di An andi6®               |
| Inne 2024                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0556;94966559;R52818613<br>tel Confidential                          | utel® TCC User Guide          |
| Document Number: 786715 Int                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | tel Confidential                                                     | 67                            |
| die Contraction of the contracti | 56,2                                                                 | , O. D.                       |
| and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1402                                                                 | . 2613                        |



Figure 9: Intel® Speed Shift technology setting per core frequencies.





Generally, the following formulas should be used to arrive at the right frequency settings:

#### Performance Cores:

| 'Desired Frequen | cy in G | Hz' * 10 *1.27 | = Decimal- | → Hex- Setting |
|------------------|---------|----------------|------------|----------------|
| 2.5 GHz example: | 2.5     | * 10 *1.27     | = 32       | → 0x20         |
| 3.6 GHz example: | 3.6     | * 10 *1.27     | = 46       | → 0x2e         |
| 0.4 GHz example: | 0.4     | * 10 *1.27     | = 6, 4,05  | → 0x06         |

### **Efficiency Cores:**

| 'Desired Frequenc | y in Gl | Hz′ * 10 *1.0 | = Decimal- | → Hex-Setting |
|-------------------|---------|---------------|------------|---------------|
| 1.8 GHz example:  | 1.8     | * 10 *1.0     | = 18       | → 0x12        |
| 0.4 GHz example:  | 0.4     | * 10 *1.0     | = 4        | → 0x04        |

### LLC/Ring (Un-core)

| 'Desired Frequer | icy in Gl | Hz' * 10 *1.0 | = Decimal- | → Hex-Setting |
|------------------|-----------|---------------|------------|---------------|
| 4.0 GHz example: | 4.0       | * 10 *1.0     | = 40       | → 0x28        |

The amount of throttling occurring on other cores heavily depends on the total load applied by the customer as well as the thermal solution used. If needed customers should evaluate using lower frequency settings than the ones described in this enveloping configuration. Especially for the graphics it may be best to set the frequency to the lowest value that fulfills the workload requirements to reduce throttling of the LLC/Ring.

As mentioned in the previous section, using Intel® Speed Shift technology in that manner may impact reliability and overall system performance. The below described Intel® Speed Shift Technology configuration and associated reliability assessment on Intel® Core™ 13<sup>th</sup> Generation H-series processors allows customers to confidentially configure their systems to increase the performance of real-time workloads running on specific cores when setting the Max-frequencies at or below the prescribed values, 3.6GHz for up to two cores and HVM on all remaining cores and GFX. While Intel® Turbo Technology is enabled, cores can only reach the prescribed max frequencies, never reaching the much higher turbo frequency of that processor. Depending on the thermal solution used and the workloads running, lower Max-frequencies may be more suitable to avoid throttling of the non-RT cores.





While this configuration is provided for one specific industrial SKU, Intel® Core™ i7-13800HRE processor, the below reliability assessment for that processor SKU is enveloping other Intel® Core™ 13th Generation H-series processor SKUs when utilizing the same Intel® Speed Shift Technology of edge compute configuration settings:

|          | SKU                                          | # of cores             | P-core<br>Base | Cores w/<br>higher                    | Rest of p-<br>cores                           | E-cores:                         | GfX                  | COLL       |
|----------|----------------------------------------------|------------------------|----------------|---------------------------------------|-----------------------------------------------|----------------------------------|----------------------|------------|
|          | 3674                                         |                        | Frequency      | frequency                             | 00103                                         |                                  | ijaon.               |            |
| e@xir    | Intel® Core™<br>i7-13800HE/HRE<br>processors | 6 P-cores<br>8 E-cores | 2.5GHz         | 1 or 2 of n P-<br>Cores at<br>≤3.6GHz | n-2 p-<br>cores at<br>HFM or less<br>(2.5GHz) | All e-cores<br>at HFM or<br>less | At<br>HFM or<br>less |            |
| An andib | Intel® Core™<br>i5-13600HE/HRE<br>processors | 4 P-cores<br>8 E-cores | 2.7GHz         | lor 2 of n P-<br>Cores at<br>≤3.6GHz  | n-2 p-cores<br>at HFM or<br>less<br>(2.7GHz)  | All e-cores<br>at HFM or<br>less | At<br>HFM or<br>less | 6@xiaomi.c |
|          | Intel® Core™<br>i3-13600HE/HRE<br>processors | 4 P-cores<br>4 E-cores | 2.1GHz         | 1 or 2 of n P-<br>Cores at<br>≤3.6GHz | n-2 p-cores<br>at HFM or<br>less<br>(2.1GHz)  | All e-cores<br>at HFM or<br>less | At<br>HFM or<br>less |            |
| o; Di A  | n all                                        | c.                     | om 867 Au      |                                       | 9:0                                           | 528186                           |                      |            |
| 818613   | June 2024<br>Document Number: 786715         | o xiaomi.              | Intel C        | onfidential                           | .949665 <sup>553</sup>                        | Intel® TCC                       | User Guide<br>70     | Di An and  |
|          | andle andle                                  |                        |                | 674055                                |                                               |                                  | 18619                | 3,         |



This configuration does not apply to or transfer to other processor generations or swim lanes like for example Intel® Core™ 13<sup>th</sup> Generation U- Series, P-Series, or S-series processors.

Table 5: Reliability Assessment for enveloping Intel® Speed Shift for edge compute use condition on Intel® Core™ i7-13800HRE processor

| Active & Inactive Operation                                                    | 0-1 Ye<br>(8760 I |     | 0-3 Ye<br>(26280 |     | 0-5 Ye<br>(43800 |       | 0-7 Ye<br>(61320 |     | 10 Yea<br>(87600 |     |
|--------------------------------------------------------------------------------|-------------------|-----|------------------|-----|------------------|-------|------------------|-----|------------------|-----|
| 252810                                                                         | Cum<br>% Fail     | FIT | Cum<br>% Fail    | FIT | Cum<br>% Fail    | FIT   | Cum<br>% Fail    | FIT | Cum<br>% Fail    | FIT |
| Goals                                                                          | 0.24%             | 274 | 0.72%            | 274 | 1.20%            | 274   | NA               | NA  | 2.00%            | 228 |
| Estimate @ <u>Industrial ET</u> Use Conditions <sup>1</sup>                    | <0.01%            | 3   | 0.01%            | 3   | 0.01%            | 3     | 0.02%            | 2   | 0.02%            | 2   |
| Estimate @ Industrial ET Intel® Speed Shift for edge compute - Use Conditions¹ | 0.01%             | 12  | 0.03%            | 10  | 0.04%            | n'9°C | 0.05%            | 8   | 0.07%            | 7   |

Reference Use-condition<sup>2</sup> details for above Reliability assessment.

| Category               | Parameter 9                                  | Industrial ET           | Industrial ET Intel® Speed Shift for edge compute - Use Conditions |
|------------------------|----------------------------------------------|-------------------------|--------------------------------------------------------------------|
| Durations              | Operating Time                               | 10 Years<br>87600 hours | 10 Years<br>87600 hours                                            |
| Active                 | Time (%)                                     | 100                     | 100                                                                |
| Operation <sup>3</sup> | Junction<br>Temperature, T <sub>j</sub> (°C) | 83                      | 93                                                                 |
|                        | Time (%)                                     | 0                       | e Ocial                                                            |

<sup>&</sup>lt;sup>1</sup> Reliability assessments are simulated estimates only.

June 2024 Intel® TCC User Guide
Document Number: 786715 Intel Confidential 71

<sup>&</sup>lt;sup>2</sup> Reference Use Condition values are intended to represent the integration over time of reliability-related conditions seen over the life of the product in typical use and are not the same as Product Datasheet limits. Sustained exposure to extreme use environments that significantly deviate from the use environment described may affect long-term component reliability.

<sup>&</sup>lt;sup>3</sup> Active Operation means executing instructions; for multi-core product, equal core usage is assumed. Industrial Extended Temperature reference use conditions do not include the use of turbo within active operation.



| Category                           | Parameter                        | Industrial ET | Industrial ET Intel® Speed Shift for edge compute - Use Conditions |
|------------------------------------|----------------------------------|---------------|--------------------------------------------------------------------|
| Inactive<br>Operation <sup>1</sup> | Junction Temperature, $T_i$ (°C) | NA .56.90     | NA NA                                                              |

### 5.3.4 Advanced use of Intel® Speed Shift technology for edge computing

Intel® Speed Shift technology is not limited to the above shown specific configuration. It could be used to address specific customer needs with other configuration and platforms. Due to the nature of this technology and its impact on component reliability as well as system thermals and overall performance, custom applications are an advanced undertaking and require detailed knowledge of your system and the underlying components and technologies and should only be done with careful consideration.

Intel published a technical paper titled "Empowering Mixed-criticality Industrial Real-time Computing on Performance Hybrid Architecture with Intel's Dynamic Frequency Scaling Evolution". This document offers a more in-depth analysis of the potential impacts and benefits of leveraging Intel's advanced power management features, including Intel® Speed Shift Technology and Intel® Turbo Boost Technology, within real-time computing environments with 12<sup>th</sup> and 13<sup>th</sup> Generation Intel® Core™ processors. Additionally, it provides practical guidance on how to effectively implement these capabilities. The technical paper can be found in RDC, document number: 816106.

### 5.4 Other advanced TCC platform tuning options

The following is a brief description of additional options available in the TCC BIOS menu.

June 2024 Document Number: 786715

<sup>&</sup>lt;sup>1</sup> Inactive Operation equates to time spent in idle and/or standby states.



#### 5.4.1 Instruction Fetch Unit

The instruction fetch unit allows the pre-fetchers to be trained on instructions from the application currently running in addition to data accesses from those same applications.

Most workloads do not benefit from this option. Hence it is disabled by default. However, this may help with specific applications such as long linear code found in PLC ladder logic. To evaluate this option, the user should measure the performance both with and without this feature enabled.

#### 5.4.2 AC# on Split Lock and GP# on Lock to UC

Because bus locks, a feature that locks all access to the bus while activated, may adversely affect performance in certain situations. TCC enabled processors may support two features that system software can use to disable bus locking. These are called UC (uncacheable)-lock disable and split-lock disable.

When UC-Lock disable is activated, a locked access using a memory type other than WB (Write back or cacheable) causes a general-protection exception (#GP). The locked access does not occur. When split-lock disable is activated, a locked access to multiple cache lines causes an alignment-check exception (#AC). The locked access does not occur. For more information about these features see the Intel Software Developer Manual, section 9.1.2.3 "Features to Disable Bus Locks" in volume 3a.

These features can be enabled pre-boot via the options on the TCC options page in BIOS, or post-boot via system software writing to the activation bits, see the Software Developer Manual (SDM) for details on the register.

## 5.4.3 L2 QoS Enumeration and L2 CAT partitioning

On P-cores, as mentioned previously, L2 cache is per core<sup>1</sup>, hence for real-time workloads running on P-cores, L2 CAT is already dedicated to that core. L2 CAT may be beneficial when real-time workloads are running on e-cores, where the L2 cache is shared between 4 E-cores within the same module.

June 2024
Document Number: 786715

Intel Confidential

<sup>&</sup>lt;sup>1</sup> Assumes Hyperthreading is disabled as part of real-time optimizations.



On Hybrid CPUs L2 CAT support is not enumerated and thus not detectable via the standard CPUID leaf enumeration for RDT. In general, Intel does not recommend enabling L2 CAT on hybrid platforms as enumerating L2CAT on hybrid platforms can lead to degraded system performance and errors.

The 'L2 QoS Enumeration' option in TCC BIOS allows this default behavior to be overridden allowing each CPU to enumerate its L2 CAT support, including the number of ways and classes of service supported. In hybrid systems the specific capabilities of each core type could differ, unless the OS enumerates the capabilities of each core the values applied could be incorrect. Potentially resulting in diminished performance as the OS would not use all the available cache ways and or classes of service.

Example on a 12<sup>th</sup> Generation Intel® Core™ i9-12900E processor
When Resource Control (CONFIG\_X86\_CPU\_RESCTRL) is enabled
in the kernel, during the boot sequence the capacity bitmask (CBM)
registers for each cache hierarchy that supports Intel® Resource
Director Technology (Intel® RDT) Cache Allocation Technology
(CAT) are reinitialized. On hybrid systems like the 12<sup>th</sup> Generation
Intel® Core™ processors, the capacity bitmask length for the L2 cache
may vary between core types (P-core and E-core). As a result of the
differing lengths and depending on which core type was used for initial
discovery, programming of one length to all core types can result in
undesirable outcomes. Linux utilizes CPUID to discover the capacity
bitmask length, however it does not account for different CBM lengths
based on core type.

For example, the 12<sup>th</sup> Generation Intel<sup>®</sup> Core<sup>™</sup> i9-12900E processor consists of 8 P-cores and 8 E-cores. The following table represents the capacity bitmasks out of reset and after reinitialization by Resource Control.

Model Specific Register (MSR) 0xD10 - CBM for L2 Cache



| Core Type | Initial value out of reset | Value after Resource Control reinitialization |  |  |
|-----------|----------------------------|-----------------------------------------------|--|--|
| P-Core    | 0x3FF                      | 0x3FF                                         |  |  |
| E-Core    | 0xFFFF                     | 0x3FF                                         |  |  |

The above values assume the initial probe of CPUID to obtain the capacity bitmask length was issued from a P-core. Reduced performance is a result of changing the E-core L2 CBM from 16-ways (0xFFF) to only 10 ways (0x3FF), effectively limiting the use of the L2 cache to 62.5% of its total capacity.

It is possible that CPUID may be issued from an E-core, resulting in a CBM length of 0xFFFF. Since it is not possible to program a CBM value of 0xFFFF to a P-core (whose max value is 0x3FF), this will result in an unchecked MSR access error being recorded in the kernel's log messages.



## 6.0 Terminology

## Terminology

| -0.7  |              | - 60                                                                                                                                                                                                                                                                                  |
|-------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Terr  | n .:6        | Description                                                                                                                                                                                                                                                                           |
| API   | a ghoir      | Application Programming Interface                                                                                                                                                                                                                                                     |
| ASP   | М            | Active State Power Management                                                                                                                                                                                                                                                         |
| ВКС   | 9            | Best Known Configuration                                                                                                                                                                                                                                                              |
| BSP   |              | Board Support Package                                                                                                                                                                                                                                                                 |
| C-St  | ate          | A core power state requested by the Operating System Directed Power Management (OSPM) infrastructure that defines the degree to which the process is "sleeping".                                                                                                                      |
| CAT   | - 6195       | Cache Allocation Technology                                                                                                                                                                                                                                                           |
| CBM   | 1 28180      | Capacity Bit Mask                                                                                                                                                                                                                                                                     |
| CMF   | Ro           | Coherent Memory Fabric                                                                                                                                                                                                                                                                |
| cos   |              | Class of Service                                                                                                                                                                                                                                                                      |
| CPS   |              | Cyber-physical systems                                                                                                                                                                                                                                                                |
| CRE   | S            | Customer Reference Boards                                                                                                                                                                                                                                                             |
| CRB   | dline 6559;F | The time when some computation or data must complete or arrive. For some applications, computations or data that arrive late are no longer useful.                                                                                                                                    |
| E2E   | .94.90       | End-to-end                                                                                                                                                                                                                                                                            |
| ECC   | 0 1          | Error-correcting-code                                                                                                                                                                                                                                                                 |
| EDS   |              | External Design Specification                                                                                                                                                                                                                                                         |
| FuS   | A            | Functional Safety                                                                                                                                                                                                                                                                     |
| IFW   |              | Integrated Firmware Image                                                                                                                                                                                                                                                             |
| IHS   | 0556         | Integrated Heat Spreader                                                                                                                                                                                                                                                              |
| Intel | ® RDT        | Intel® Resource Director Technology                                                                                                                                                                                                                                                   |
| TCO   |              | Time Coordinated Computing A modern approach to architecting distributed, synchronized, scalable computing systems that address real-time application requirements for cyber-physical systems (CPS). TCC moves beyond traditional real-time systems based on simple microcontrollers. |
|       |              | 61                                                                                                                                                                                                                                                                                    |



| andio              |                  | 140556                                                                                                                                                                                                                                                                                    |
|--------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Terminol           | logy             | intel.                                                                                                                                                                                                                                                                                    |
| 8,                 | ,i6@xiae         | - 46;9h96e                                                                                                                                                                                                                                                                                |
|                    | Term             | Description                                                                                                                                                                                                                                                                               |
| . 01               | IOSF             | Input/Output Scalable Fabric                                                                                                                                                                                                                                                              |
| 0,18613            | IoT              | Internet of Things                                                                                                                                                                                                                                                                        |
| 966559;RS20        | Jitter An and    | The difference between the maximum and minimum of some quantity, such as latency measured in units of time. Jitter matters a lot at sensors and actuators, but other mechanisms (such as TSN mechanisms) typically hide software-execution jitter (so long as WCET bounds are satisfied). |
|                    | KPI              | Key Performance Indicator                                                                                                                                                                                                                                                                 |
| 20:5               | LCC              | Low Core Count                                                                                                                                                                                                                                                                            |
|                    | L2               | Level 2 cache                                                                                                                                                                                                                                                                             |
| -6.9A9             | L3/LLC           | Last level cache                                                                                                                                                                                                                                                                          |
| 3674053            | Latency          | The duration of time between two events; for example, the time a signal is detected, and a response is received, or the time between an application sending a UDP message until it arrives on the Ethernet wire, or the time required to execute a code segment.                          |
| 1,0556             | MSR              | Model-specific registers are a group of registers available primarily for the operating-system or executive procedures (that is, code running at privilege level 0). These registers control items such as the following:                                                                 |
| 286/1              |                  | debug extensions                                                                                                                                                                                                                                                                          |
| mi.cov             | -65 <sup>9</sup> | performance-monitoring counters     machine- check architecture                                                                                                                                                                                                                           |
| 1301.              | 049663           | • memory type ranges (MTRRs)                                                                                                                                                                                                                                                              |
|                    | MMIO             | Memory Map IO                                                                                                                                                                                                                                                                             |
|                    | MVC              | Multi Virtual Channel                                                                                                                                                                                                                                                                     |
| An andi6@xiaomi.co | Noisy neighbor   | An application or device, the functioning of which, affects the device or application with temporal requirements (e.g., because of shared resources). Temporal Isolation seeks to reduce the deleterious effect of a noisy neighbor.                                                      |
| An andio           | OPC UA           | A platform-agnostic standard for communication between devices using an "Unified Architecture", created by the OPC Foundation focusing on the needs of industrial automation.                                                                                                             |
|                    | OSPM             | Operating System Directed Power Management                                                                                                                                                                                                                                                |
|                    | P-State          | A power-performance, implantation-dependent state of devices or processors that indicate power and frequency levels.                                                                                                                                                                      |
|                    |                  |                                                                                                                                                                                                                                                                                           |



| an andio             |                          | 6740556                                                                                                                                                                                                                                                                                                                |
|----------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Terminolo            | ogy                      | intel.                                                                                                                                                                                                                                                                                                                 |
|                      | Term                     | Description                                                                                                                                                                                                                                                                                                            |
| 2.5                  | PCH                      | Platform Controller Hub                                                                                                                                                                                                                                                                                                |
| 18619                | PCS                      | Physical Coding Sublayer                                                                                                                                                                                                                                                                                               |
| 12528                | PCIe*                    | Peripheral Component Interconnect express*                                                                                                                                                                                                                                                                             |
| 665 <sup>59</sup> 7  | PM andi                  | Power Management Power Management                                                                                                                                                                                                                                                                                      |
| ,960                 | PPS                      | Pulse Per Second                                                                                                                                                                                                                                                                                                       |
|                      | РТМ                      | Precision Time Measurement, specified by the PCI SIG                                                                                                                                                                                                                                                                   |
| 659;P                | PREEMPT_RT               | The PREEMPT_RT patch (also the -rt patch or RT patch) makes Linux* into a Real-Time Operating System (RTOS) to a large degree.                                                                                                                                                                                         |
| 049663               | RCU                      | Read-Copy-Update                                                                                                                                                                                                                                                                                                       |
| , 0556·55            | RDC                      | Resource & Design Center                                                                                                                                                                                                                                                                                               |
| 36740                | Real-time<br>application | An application that requires a complete execution within some WCET with a specified level of reliability. For example, "Has to finish running every millisecond without missing a deadline in 7 days."  Typically, a real-time application contains a sequence of                                                      |
| om 86740556          | .9 <sup>4,90</sup>       | three tasks: sense > compute > actuate and increasingly uses a network to interconnect these.  The extent to which a missed deadline impacts the overall system is sometimes described using "soft", "firm", and "hard" real-time, but we avoid these terms, preferring to quantify the reliability with number of 9s. |
| iaomi.com 80         | RTCP                     | Real-Time Compute Performance (Intel developed real-time performance benchmark)                                                                                                                                                                                                                                        |
|                      | RTOS                     | Real-Time Operating System                                                                                                                                                                                                                                                                                             |
|                      | SA                       | System Agent                                                                                                                                                                                                                                                                                                           |
| co                   | SGMII                    | Serial Gigabit Media-Independent Interface                                                                                                                                                                                                                                                                             |
| An andi6® xiaomi.com | SKU                      | Stock Keeping Unit                                                                                                                                                                                                                                                                                                     |
| "ie@xic              | STA                      | Station Management                                                                                                                                                                                                                                                                                                     |
| n ano.               | TBI (140)55              | Ten-Bit Interface                                                                                                                                                                                                                                                                                                      |
| D.                   | TC TO                    | Traffic Classes                                                                                                                                                                                                                                                                                                        |
|                      | TDP                      | Thermal Design Power                                                                                                                                                                                                                                                                                                   |
|                      |                          |                                                                                                                                                                                                                                                                                                                        |



| 3 andib                    |                                    | 18619; 1                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |
|----------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| o: Di Al.                  |                                    | 186°                                                                                                                                                                                                                                                                                                                                                                                                                                  |                            |
| Terminology                | omi.co                             | intel.                                                                                                                                                                                                                                                                                                                                                                                                                                | and                        |
| 18,                        | "ie@Xiac                           | 56.9A.9bc                                                                                                                                                                                                                                                                                                                                                                                                                             | Di An                      |
| ~ 0                        | Term                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                           | 5191                       |
| 6559;RS2818619;Di A.       | Temporal Isolation                 | The degree to which a system can meet the time-related requirements of a real-time workload when the workload is running alongside other workloads on the system. In a typical system, concurrent workloads create contention for shared resources that can cause spikes in latency and increased jitter for the real-time workload. TCC capabilities help mitigate concurrent workload interference.                                 | -61°                       |
| 196°                       | Time-Sensitive<br>Networking (TSN) | A task-group of IEEE 802.1 that creates / amends the Ethernet and other standards, enabling dramatically better worst-case time performance (time-synchronization & latency). Also used to describe the standards / amendments from the TSN task group. <a href="https://lieee802.org/tsn/">https://lieee802.org/tsn/</a>                                                                                                             | 59;RS2818°                 |
| 367A0556;9A966559;R3       | Time<br>synchronization            | The degree to which two or more systems or devices agree on what time it is, to within some maximum error. Enables sensors, compute systems, actuators, and network elements to operate on a global schedule.  Enables time-coordinated computing devices to time-division multiplex real-time and non-real-time tasks, measure latencies, and detect violation of deadlines.  Enables an RTOS to schedule a task at a specific time. | 04.9665 <sup>59</sup>      |
|                            | TGPIO                              | Timed-General Purpose I/O                                                                                                                                                                                                                                                                                                                                                                                                             | 1556.9                     |
| 0496                       | UDP                                | User Datagram Protocol                                                                                                                                                                                                                                                                                                                                                                                                                | 5                          |
| , 556°,9                   | UEFI                               | Unified Extensible Firmware Interface                                                                                                                                                                                                                                                                                                                                                                                                 |                            |
| 36140                      | VCs                                | Virtual Channels                                                                                                                                                                                                                                                                                                                                                                                                                      |                            |
| ilgomi.com 86°             | Workload                           | An application that performs some useful computational work, including (perhaps) receiving input, performing computation, and generating an output.                                                                                                                                                                                                                                                                                   | 67405                      |
|                            | WCET                               | Worst-case execution time. The maximum measured latency of the compute portion of an application, across multiple iterations. WCET relates to reliability, described by "the number of 9s". For instance, reliability of two 9s refers to missing the deadline 1 out of 100 times.                                                                                                                                                    | ii.com 861405f             |
| An andi6@xiaomi.com861     | , 055 <sup>6</sup> .               | to missing the deadline I out of 100 times.                                                                                                                                                                                                                                                                                                                                                                                           | . C                        |
| Vu gr.                     | mi.com 867 au                      | 65 <sup>59</sup> ;RS28 <sup>186</sup>                                                                                                                                                                                                                                                                                                                                                                                                 | ndi6@xiaonn.               |
| June 2024 Document Number: |                                    | 386740555                                                                                                                                                                                                                                                                                                                                                                                                                             | . 1                        |
| June 2024                  | · aomi.ce                          | Intel® TCC User Guid                                                                                                                                                                                                                                                                                                                                                                                                                  | le andi                    |
| Document Number:           | : 786715                           | Intel Confidential                                                                                                                                                                                                                                                                                                                                                                                                                    | 9 Di V.,                   |
| ~ ~                        | andic                              | 6140555                                                                                                                                                                                                                                                                                                                                                                                                                               | le<br>9<br>619; Di An andi |



## 7.0 Reference Documents

In <u>Table 5</u>, documents with a document number are available on Resource and Design Center. Log into the <u>Resource and Design Center</u> to search for and download the document numbers. Contact your Intel field representative for access.

**Note:** Third-party links are provided as a reference only. Intel does not control or audit third-party benchmark data or the websites referenced in this document. Visit the referenced website and confirm whether the referenced data is accurate.

Table 6: Reverence Documents

| 2556;9 <sup>14</sup>  | Document                                                                                                                     | Document No./Location                                                                                                                                           | .0            |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 36740                 | Real-Time Gold Deck                                                                                                          | 627170<br>https://cdrdv2.intel.com/v1/dl/getConten<br>t/627170                                                                                                  | -66,94966533° |
| -56;9196 <sup>6</sup> | Ethernet Time-Sensitive Networking on<br>Linux* for Intel® Processors & Ethernet<br>Controller i225/i226 – Get Started Guide | 616446<br>https://cdrdv2.intel.com/v1/dl/getConten<br>t/616446                                                                                                  | 75.5          |
| 674053                | Wiki for Intel-cmt-cat on Github                                                                                             | intel/intel-cmt-cat Wiki (github.com)                                                                                                                           |               |
| omi.com 80            | 13th Gen Intel® Core™ Mobile Processors for<br>IoT Edge Page                                                                 | https://www.intel.com/content/www/us/en/products/details/embedded-processors/core/13thgenmobile.html                                                            | 1,055         |
| Nac                   | 14th Gen Intel® Core™ Desktop Processors for<br>IoT Edge Page                                                                | https://www.intel.com/content/www/us/en/products/details/embedded-processors/core/14thgen.html                                                                  | ii.com 861    |
| viaomi.com 861        | Intel® Ethernet Controller I226 Collection                                                                                   | https://www.intel.com/content/www/us/en/products/details/ethernet/gigabit-controllers/i226-controllers/docs.html?wapkw=i226&grouping=rdc+Content+Types&s=Newest |               |
| an andi6@ A           | Intel® Ethernet Controller I225/I226 Product<br>Brief                                                                        | 621753<br>https://cdrdv2.intel.com/v1/dl/getConten<br>t/621753                                                                                                  | : gomi.c      |
| ¥ .                   | Intel® 64 and IA-32 Architectures Software<br>Developer's Manual                                                             | https://software.intel.com/en-<br>us/articles/intel-sdm                                                                                                         | odi6@xic      |
| ndi6@xi20             | Intel® 64 and IA-32 Architectures Software<br>Developer's Manual, Volume 3B: System<br>programming guide, part 2             | 671427<br>https://cdrdv2.intel.com/v1/dl/getConten<br>t/671427                                                                                                  | , "           |



| 86140556                                                                                                                                                                   | 2818619                                                                                                                                                                                                                                      |              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| nents Chillippin Com                                                                                                                                                       | intel.                                                                                                                                                                                                                                       | ight and and |
| Document                                                                                                                                                                   | Document No./Location                                                                                                                                                                                                                        | 019; D.      |
| Get Started with Linux TSN                                                                                                                                                 | https://docs.google.com/document/d/lv<br>a_VbXEuVglQR2Xvawd01buUjhs5wifDw<br>0tZ8xl56vE/edit?usp=sharing                                                                                                                                     |              |
| 19; Di An andi6@xiao.                                                                                                                                                      | This User Guide describes the Time-Sensitive Networking (TSN) Reference Software for Linux*. It includes three demos and walks users through running them as well as understanding the features and capabilities of this reference software. | -0:RS2818619 |
| Yocto Project* Linux Kernel Development<br>Manual                                                                                                                          | https://www.yoctoproject.org/docs/1.6.1/<br>kernel-dev/kernel-dev.html                                                                                                                                                                       | 55           |
| PCI-SIG, PCI Express Base Specification Revision 2.1 (subscription based)                                                                                                  | http://pcisig.com/specifications/pciexpress/base                                                                                                                                                                                             |              |
| Linux kernel command-line parameters                                                                                                                                       | https://www.kernel.org/doc/html/latest/admin-guide/kernel-parameters.html                                                                                                                                                                    | -50          |
| Event Histograms                                                                                                                                                           | https://git.kernel.org/pub/scm/linux/kernel/git/rt/linux-stable-rt.git/tree/Documentation/trace/histogram.rst?h=v5.15-rt                                                                                                                     | 7556.9496652 |
| PREEMPT_RT patches                                                                                                                                                         | https://wiki.linuxfoundation.org/realtime/start                                                                                                                                                                                              |              |
| Technical Paper: Empowering Mixed-<br>criticality Industrial Real-time Computing on<br>Performance Hybrid Architecture with Intel's<br>Dynamic Frequency Scaling Evolution | 816106 Empowering Mixed-criticality Industrial Real-time Computing on Performance Hybrid Architecture with Intel's Dynamic Frequency Scaling Evolution                                                                                       | 7,05         |



# Appendix A - Intel processors with Time Coordinated Compute support

#### **A.1** Intel® Xeon™ Processors with Intel® TCC support

Note: For the latest details on specific SKUs and platform capabilities, please refer to the information provided at: Intel® Xeon™ Processors

#### Intel® Xeon™ D-2700 and D-1700 Processors A.1.1

The following SKUs provide support for Time Coordinated Compute (check intel.com for the most up-to-date product information).

#### Intel® Xeon™ D-2700 and D-1700 processors with Intel® TCC support.

| £28180        | D-2752TER | D-1746TER | D-1735TR | D-1715TER | D-1712TR |
|---------------|-----------|-----------|----------|-----------|----------|
| Use Condition | Embedded  | Embedded  | Embedded | Embedded  | Embedded |
| Cores         | 12        | 10        | 8        | 4         | 4 1403   |
| TDP           | 77W       | 67W       | 59W      | 50W       | 40W      |
| TCC           | Yes       | Yes       | Yes      | Yes       | Yes      |

### Intel® Xeon™ W-11000E Series Processors

The following SKUs provide support for Intel® TCC (check intel.com for the most up-to-date product information).

# 8619; Di An andi6® Xiaor Intel® Xeon™ W-11000E Series processors with Intel® TCC support

|               | W-11865MRE | W11865MLE  |
|---------------|------------|------------|
| Use Condition | Industrial | Industrial |
| Cores         | 8          | 8          |
| TDP 14.05     | 45W        | 25W        |
| TCC           | Yes        | Yes        |

|               | W-11555MRE | W-11555MLE | W-11155MRE | W-11155MLE |
|---------------|------------|------------|------------|------------|
| Use Condition | Industrial | Industrial | Industrial | Industrial |

## 2818619; Di An andro Reference Documents



| An andib                                |                           | 86140556                                            |             | -081          | 8619;1          |
|-----------------------------------------|---------------------------|-----------------------------------------------------|-------------|---------------|-----------------|
| Reference Docum                         | ments                     | ni.com 86140556                                     | 6:91        | W-11155MPE    | intel.          |
| 59;RS2818619;Di An                      | andio                     | W-11555MRE                                          | W-11555MLE  | W-11155MRE    | W-11155MLE      |
| o: Di A.                                | Cores                     | 6 011                                               | 4           | 4             | 6 852           |
| 18613,                                  | TDP                       | 45W                                                 | 25W         | 35W           | 25W             |
| 228                                     | тсс                       | Yes                                                 | Yes         | Yes           | Yes             |
| 59 <sup>;</sup> RS28 <sup>1</sup>       | 86 <sup>19</sup> , Di An  | ndi6®                                               | igomi.com 8 | 61            | 0556,94966559;  |
| 56 <sup>;94</sup> 9665                  | -559 <sup>;</sup> RS28186 | ight, Di An an                                      | ndi6@xi     | aomi.com 86   | ,0556           |
| .com 86140556;9496                      | , 56,9 <u>1,9</u> 66,     | 59;RS2818619;Di                                     | An a.       | n andi6®xiaf  | nni.com 8674°   |
| 59;R528186, R5281<br>556;94966559;R5281 | mi.com 861 A              | 519; Di An & Si | 2818615°    | 318619; Di An | andi6@xiaomi.co |

Bet Bet 3. DI An andis externicon de la seconicon de la seconi Axiaomi.com Bet Ads 56;94,966559;RS28 18619; Di An andie Asia andi Property of the second of the andi6@



## A.2 Intel® Core™ Processors with Intel® TCC support

Note: For the latest details on specific SKUs and platform capabilities, please refer to the information provided at: <a href="Intel® Core™ Processors">Intel® Core™ Processors</a>

## A.2.1 14th Generation Intel® Core™ Processors (S Series)

The following SKUs provide support for Intel® TCC (check intel.com for the most up-to-date product information).

## 14th Generation Intel® Core™ S-series Processors with Intel® TCC support (Corporate/Mainstream)

|                    | i9-14900/<br>14900T | i7-14700/<br>14700T | i5-14500/<br>14500T | i5-14400/<br>14400T | i3-14100/<br>14100T |
|--------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
| Use Condition      | PC Client           |
| Cores <sup>1</sup> | 24 (8 + 16)         | 20 (8 + 12)         | 14 (6 + 8)          | 10 (6 + 4)          | 8 (4+0)             |
| TCC                | Yes                 | Yes                 | Yes                 | Yes                 | Yes                 |

## 14th Generation Intel® Core™ S-series Processors with Intel TCC support (Low Power)

|                    | 19-13900T   | i7-14700T   | i5-14500T  | i5-14400T  | i3-14100T |
|--------------------|-------------|-------------|------------|------------|-----------|
| Use Condition      | PC Client   | PC Client   | PC Client  | PC Client  | PC Client |
| Cores <sup>1</sup> | 24 (8 + 16) | 20 (8 + 12) | 14 (6 + 8) | 10 (6 + 4) | 8 (4+0)   |
| TCC 655            | Yes         | Yes         | Yes        | Yes        | Yes       |

## A.2.2 13th Generation Intel® Core™ Processors (U/P/H Series)

The following SKUs provide support for Intel® TCC (check intel.com for the most up-to-date product information).

## 13th Generation Intel® Core™ U-Series Processors (15W) with Intel® TCC support

| 17861         | i7-1365UE | i5-1345UE | 15-1335UE | i3-1315UE |
|---------------|-----------|-----------|-----------|-----------|
| Use Condition | Gen       | Gen       | Gen       | Gen       |
|               | Embedded  | Embedded  | Embedded  | Embedded  |

<sup>&</sup>lt;sup>1</sup> Processor cores listed first are the total number of cores in the processor followed by the number of Performance-cores and number of Efficient-cores in parentheses.

June 2024 Intel® TCC User Guide
Document Number: 786715 Intel Confidential 84



| Shore              | i7-1365UE  | i5-1345UE  | 15-1335UE | i3-1315UE |
|--------------------|------------|------------|-----------|-----------|
| Cores <sup>1</sup> | 10 (2 + 8) | 10 (2 + 8) | 10 (2+8)  | 6(2+4)    |
| тсс                | Yes        | Yes        | Yes       | Yes       |

| An andice          | i7-1365URE | i5-1345URE | i3-1315URE | <b>I7-1366URE</b> (Fusa) |
|--------------------|------------|------------|------------|--------------------------|
| Use Condition      | Industrial | Industrial | Industrial | Industrial               |
| Cores <sup>1</sup> | 10 (2 + 8) | 10 (2 + 8) | 6(2+4)     | 10 (2+8)                 |
| TCC                | Yes        | Yes        | Yes        | Yes                      |

|                                   |       | OSC Contantion                 | maastiai        | maasman         | maastiiai       | maasman         |
|-----------------------------------|-------|--------------------------------|-----------------|-----------------|-----------------|-----------------|
|                                   |       | Cores <sup>1</sup>             | 10 (2 + 8)      | 10 (2 + 8)      | 6(2+4)          | 10 (2+8)        |
|                                   |       | тсс                            | Yes             | Yes             | Yes             | Yes             |
| -9 <sup>4,9</sup> 66 <sup>5</sup> |       | eration Intel® Core<br>support | ™ P-Series Pi   | rocessors (2    | 28W) with In    | itel® TCC       |
| 140556                            |       | , 2619;                        | i7-1370PE       | i5-1350PE       | i5-1340PE       | i3-1320PE       |
| 361                               |       | Use Condition                  | Gen<br>Embedded | Gen<br>Embedded | Gen<br>Embedded | Gen<br>Embedded |
|                                   |       | Cores <sup>1</sup>             | 14 (6 + 8)      | 12 (4+8)        | 12 (4+8)        | 8 (4 + 4)       |
|                                   | 6.949 | тсс                            | Yes             | Yes             | Yes             | Yes             |
| . (                               |       |                                | 9,19            |                 |                 | i.co.           |
|                                   |       |                                |                 |                 |                 |                 |

|          | 0.77               |            | 1:0        |            |            |
|----------|--------------------|------------|------------|------------|------------|
| _ (      | Cores <sup>1</sup> | 14 (6 + 8) | 12 (4 + 8) | 12 (4 + 8) | 8(4+4)     |
| 6.949    | тсс                | Yes        | Yes        | Yes        | Yes        |
| 10550    |                    | 619,       |            |            | i co,      |
| 86100    |                    | i7-1370PRE | i5-1350PRE | i3-1320PRE | 17-1375PRE |
| mi.com   | :0:P               | 9          |            | 1.00 X     | (Fusa)     |
| . gomi.e | Use Condition      | Industrial | Industrial | Industrial | Industrial |
| (Io      | Cores <sup>1</sup> | 14 (6 + 8) | 12 (4+8)   | 8 (4 + 4)  | 14 (6 + 8) |
|          | TCC                | Yes        | Yes        | Yes        | Yes        |

## 13th Generation Intel® Core™ H-Series Processors (45W) with Intel® TCC support

|                    |                 |                 | _               |                          |
|--------------------|-----------------|-----------------|-----------------|--------------------------|
| -56                | i7-13800HE      | i5-13600HE      | i3-13300HE      |                          |
| Use Condition      | Gen<br>Embedded | Gen<br>Embedded | Gen<br>Embedded | iaomi.                   |
| Cores <sup>1</sup> | 14 (6 + 8)      | 12 (4+8)        | 8 (4 + 4)       | 416@X                    |
| тсс                | Yes             | Yes             | Yes             | an Sho.                  |
| omi.co             | nn 86740556;5   |                 | .co;R528        | 318619; Di An andi6      |
| r: 786715          | Intel Confid    | ential          |                 | Intel® TCC User Guide 85 |
| andio              |                 | 6740550,        |                 | 18619;                   |



| andi               | i7-13800HRE | i5-13600HRE | i3-13300HRE |
|--------------------|-------------|-------------|-------------|
| Use Condition      | Industrial  | Industrial  | Industrial  |
| Cores <sup>1</sup> | 14 (6 + 8)  | 12 (4+8)    | 8(4+4)      |
| тсс                | Yes         | Yes         | Yes         |

#### 13th Generation Intel® Core™ Processors (S Series) A.2.3

The following SKUs provide support for Intel® TCC (check intel.com for the most up-to-date product information).

## 13th Generation Intel® Core™ S-series Processors with Intel® TCC support (Corporate/Mainstream)

| 0: D               | i9-13900    | i7-13700   | i5-13500  | i5-13400   | i3-13100  |
|--------------------|-------------|------------|-----------|------------|-----------|
| Use Condition      | PC Client   | PC Client  | PC Client | PC Client  | PC Client |
| Cores <sup>1</sup> | 24 (8 + 16) | 16 (8 + 8) | 14 (6+8)  | 10 (6 + 4) | 4(4+0)    |
| TCC                | yes         | Yes        | Yes       | Yes        | Yes       |

|                    | i9-13900E   | i7-13700E  | i5-13500E  | i5-13400E  | i3-13100E |
|--------------------|-------------|------------|------------|------------|-----------|
| Use Condition      | Embedded    | Embedded   | Embedded   | Embedded   | Embedded  |
| Cores <sup>2</sup> | 24 (8 + 16) | 16 (8 + 8) | 14 (6 + 8) | 10 (6 + 4) | 4 (4 + 0) |
| TCC 1960           | Yes         | Yes        | Yes        | Yes        | Yes       |

## 13th Generation Intel® Core™ S-series Processors with Intel® TCC support (Low Power)

|                    | i7-13700T  | i5-13500T  | i3-13100T |
|--------------------|------------|------------|-----------|
| Use Condition      | PC Client  | PC Client  | PC Client |
| Cores <sup>1</sup> | 16 (8 + 8) | 14 (6 + 8) | 4 (4 + 0) |
| TCC 861            | Yes        | Yes        | Yes       |

<sup>&</sup>lt;sup>1</sup> Processor cores listed first are the total number of cores in the processor followed by the number of Performance-cores and number of Efficient-cores in parentheses.

June 2024 **Intel Confidential** Document Number: 786715

<sup>&</sup>lt;sup>2</sup> Processor cores listed first are the total number of cores in the processor followed by the number of Performance-cores and number of Efficient-cores in parentheses.



| Sug.               | i9-13900TE  | i7-13700TE | i5-13500TE | i3-13100TE |
|--------------------|-------------|------------|------------|------------|
| Use Condition      | Embedded    | Embedded   | Embedded   | Embedded   |
| Cores <sup>1</sup> | 24 (8 + 16) | 16 (8 + 8) | 14 (6 + 8) | 4(4+0)     |
| TCC                | Kiac        | Yes        | Yes        | Yes        |

#### 12th Generation Intel® Core™ Processors (S-Series) A.2.4

The following SKUs provide support for Intel® TCC (check intel.com for the most up-to-date product information).

#### 12th Generation Intel® Core™ S-series Processors with Intel® TCC support

|                    | i9-12900E  | i7-12700E  | i5-12500E | i3-12100E |
|--------------------|------------|------------|-----------|-----------|
| Use Condition      | Embedded   | Embedded   | Embedded  | Embedded  |
| Cores <sup>1</sup> | 16 (8 + 8) | 12 (8 + 4) | 6(6+0)    | 4(4+0)    |
| TDP                | 65W        | 65W        | 65W       | 65W       |
| TCC                | Yes        | Yes        | Yes       | Yes       |

## 11th Generation Intel® Core™ Processors (UP3 Series)

The following SKUs provide support for Intel® TCC (check intel.com for the most up-to-date product information).

## 11th Generation Intel® Core™ UP3-Series Processors with Intel® TCC support

| -6.9490       | i7-1185GRE | 15-1145GRE | 13-1115GRE |
|---------------|------------|------------|------------|
| Use Condition | Industrial | Industrial | Industrial |
| Cores         | 4 252      | 4          | 2          |
| TDP           | 28W        | 28W        | 28W        |
| TCC           | Yes        | Yes        | Yes        |

Intel® TCC User Guide June 2024 **Intel Confidential** Document Number: 786715

<sup>&</sup>lt;sup>1</sup> Processor cores listed first are the total number of cores in the processor followed by the number of Performance-cores and number of Efficient-cores in parentheses.



## A.3 Intel Atom® Processors with Intel® TCC support

Note: For the latest details on specific SKUs and platform capabilities, please refer to the information provided at: <a href="Intel Atom® Series Processors">Intel Atom® Series Processors</a>

## A.3.1 Intel Atom® x7000E, x7000RE, and x7000C Series Processors

The following SKUs provide support for Intel® TCC (check intel.com for the most up-to-date product information).

#### Intel Atom® x7000RE Series Processors with Intel® TCC support (Industrial)

|               | X7211RE                                 | X7213RE | X7433RE | X7835RE |  |
|---------------|-----------------------------------------|---------|---------|---------|--|
| Use Condition | Embedded, Industrial, and Communication |         |         |         |  |
| Cores         | 2                                       | 2       | 4 000   | 8       |  |
| TDP 86        | 6W                                      | 9W      | 9W      | 12W     |  |
| TCC           | Yes                                     | Yes     | Yes     | Yes     |  |
| FuSa          | No                                      | No      | No      | No      |  |

## Intel Atom® x7000C Series Processors with Intel® TCC support (Communication)

|               | X7203C                     | X7405C | X7809C |
|---------------|----------------------------|--------|--------|
| Use Condition | Embedded and Communication |        |        |
| Cores         | 2                          | 4 . 0  | 8      |
| TDP           | 9W                         | 12W    | 25W    |
| TCC           | Yes S                      | Yes    | Yes    |
| FuSa          | No                         | No     | No     |

# Yes Yes No No No No Intel Atom® x7000E Series Processors with Intel® TCC support

| 674055        | X7211E | X7425E   | X7213E |
|---------------|--------|----------|--------|
| Use Condition |        | Embedded | *      |
| Cores         | 2      | 4        | 2      |
| TDP           | 6W     | 12W      | 10W    |
| TCC           | Yes    | Yes      | Yes    |



| SUC. | X7211E | X7425E | X7213E |
|------|--------|--------|--------|
| FuSa | No     | No     | No     |

### A.3.2 Intel Atom® x6000E Series Processors

The following SKUs provide support for Intel® TCC (check intel.com for the most up-to-date product information).

#### Intel Atom® x6000E Series Processors with Intel® TCC support

|               | x6212RE    | X6414RE    | X6425RE    | X6200FE    | X6427FE    |
|---------------|------------|------------|------------|------------|------------|
| Use Condition | Industrial | Industrial | Industrial | Industrial | Industrial |
| Cores         | 2          | 4          | 4          | 2 86       | 4          |
| TDP           | 6W         | 9W         | 12W        | 4.5W       | 12W        |
| тсс           | Yes        | Yes        | Yes        | Yes        | Yes        |
| FuSa          | No         | No         | No         | Yes        | Yes        |

## Intel Atom® x6000E Series Performance Upgrade Processors with Intel® TCC support

| .E9:R         | X6214RE    | X6416RE    |
|---------------|------------|------------|
| Use Condition | Industrial | Industrial |
| Cores         | 2          | 4 001      |
| TDP           | 6W         | 9W         |
| TCC           | Yes S      | Yes        |
| FuSa          | No         | No         |

δ



# Appendix B Platform Specific Firmware Configurations (included in TCC Mode)

## B.1 Intel® Xeon® Processors Firmware Configuration

## B.1.1 Intel® Xeon® D-2700 and D-1700 Series Processors (Ice Lake D)

The following table lists the individual BIOS menu items set by TCC BIOS mode automatically. Specific menu path reflects locations in Intel's reference BIOS. Your BIOS vendor may use different naming convention. If needed ask your BIOS vendor for more information.

| Menu                          | Option      | TCC Mode | Description                        |
|-------------------------------|-------------|----------|------------------------------------|
| 6653                          |             | Setting  | -7403                              |
| EDKII Menu\Socket             | HW P-states | Disabled | When disabled, prohibits the core  |
| Configuration\ Advanced Power | 49'         |          | from entering low-power states.    |
| Management Configuration\     | Intel Speed | Disabled | When disabled, turns off Intel     |
| CPU P State Control           | Step        |          | Speed Step® technology.            |
| EDKII Menu\Socket             | Enable      | Disabled | Allows Monitor and MWAIT           |
| Configuration\ Advanced Power | Monitor     |          | instructions and disables C-States |
| Management Configuration\     | MWAIT       | e An     |                                    |
| CPU C State Control\          |             | 0. D/    | -om                                |
| EDKII Menu\Socket             | Hardware P- | Disabled | Disable: Hardware chooses a P-     |
| Configuration\ Advanced Power | States      |          | state based on OS                  |
| Management Configuration\     | a.RS        |          | is O. T.                           |
| Hardware PM State Control     | 655         |          | andle                              |
| EDKII Menu\Socket             | Hyper-      | Disabled | Disable Hyper-Threading            |
| Configuration\ Processor      | Threading   |          | Technology.                        |
| Configuration                 |             |          | 6191                               |
| EDKII Menu\Socket             | Page Policy | Adaptive | Select Page Policy                 |
| Configuration\ Memory         |             | 05,6     | <u>_</u> 0                         |
| Configuration                 |             | 50,1     | dilo                               |
| EDKII Menu\ Platform          | Legacy IO   | Enabled  | When enabled, turns off PCH        |
| Configuration\PCH-IO          | Low Latency |          | clock gating.                      |
| Configuration                 | 2550,       |          | 649;                               |



|             | 100                                                                                                                                                    | 0                                 |                     | <u> </u>                                                                                                                           |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------|
|             | Menu                                                                                                                                                   | Option                            | TCC Mode<br>Setting | Description                                                                                                                        |
| . 98        | EDKII Menu\ Socket Configuration\ Advanced Power                                                                                                       | DRAM<br>RAPL                      | Disabled            | Disable DRAM Rapl                                                                                                                  |
| 6559;RS2810 | Management Configuration\ Memory Power & Thermal Configuration\ DRAM RAPL Configuration                                                                | DRAM<br>RAPL<br>Extended<br>Range | Disabled            | Disable DRAM Rapl Extended<br>Range                                                                                                |
|             | EDKII Menu\ Socket Configuration\ Advanced Power Management Configuration\ Memory Power & Thermal Configuration\ Memory Power Savings Advanced Options | CKE<br>Throttling                 | Manual              | Configures CKE Throttling                                                                                                          |
| -6.9A90     | EDKII Menu\ Socket Configuration\ Advanced Power                                                                                                       | APD<br>PPD                        | Disabled Disabled   | APD Off PPD Off                                                                                                                    |
|             | Management Configuration\ Memory Power & Thermal Configuration\ Memory Power Savings Advanced Options\ CKE Feature                                     | i All                             | andi6@xia           | mi. 8                                                                                                                              |
| 36149       | EDKII Menu\ Platform Configuration\ PCH-IO Configuration\ Debug Settings\                                                                              | Rlink ASPM<br>Enable              | Disabled            | Disable L1 ASPM for Rlink                                                                                                          |
| mi.com      | EDKII Menu\ Platform Configuration\ PCH-IO Configuration\ PCI Express                                                                                  | ASPM                              | Disabled            | When disabled, turns off Active<br>State Power Management<br>(ASPM).                                                               |
|             | Configuration\PCI Express Root Port #                                                                                                                  | L1 Substates                      | Disabled            | When disabled, turns off PCIe L1 substates.                                                                                        |
| andi6®xiaom | ii.com 861 h                                                                                                                                           | PTM                               | Enabled             | When enabled, provides a hardware mechanism for PCIe devices to correlate clock domains between an end point and the root complex. |
|             | .60,                                                                                                                                                   | Multi-VC                          | Enabled             | Enables Multi Virtual Channels                                                                                                     |

#### Intel® Xeon® W-11000E Series Processors (Tiger Lake H) B.1.2

See chapter  $\underline{3.3.1.2.3}$  for details of FW configuration.



## B.2 Intel® Core™ Processors Firmware Configuration

## B.2.1 13<sup>th</sup> & 14<sup>th</sup> Generation Intel® Core™ Processors (Raptor Lake & Raptor Lake Refresh)

The following table lists the individual BIOS menu items set by TCC BIOS mode automatically. Specific menu path reflects locations in Intel's reference BIOS. Your BIOS vendor may use different naming convention. If needed ask your BIOS vendor for more information.

|             | Menu                                                    | Option                             | TCC Mode<br>Setting | Description                                                                                                                         |
|-------------|---------------------------------------------------------|------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|
|             | Intel Advanced Menu > Power & Performance > CPU - Power | C states                           | Disabled            | When disabled, prohibits the core from entering low-power states.                                                                   |
| 0556;94966° | Management Control                                      | Intel Speed<br>Shift<br>Technology | Enabled             | When disabled, turns off Intel®<br>Speed Shift Technology.                                                                          |
| 36700       | 528186                                                  | Intel Speed<br>Step                | Enabled             | When disabled, turns off Intel<br>Speed Step® technology.                                                                           |
|             | Intel Advanced > ACPI D3Cold settings                   | ACPI<br>D3Cold<br>Support          | Disabled            | When disabled, prohibits some device power management states.                                                                       |
| com 86740   | Intel Advanced > ACPI Settings                          | Low Power<br>S0 Idle<br>Capability | Disabled            | When disabled, prohibits S0ix states. S0ix states shut off parts of the SoC when they are not in use.                               |
| 130mi.c     | Intel Advanced Menu\CPU Configuration                   | Hyper-<br>Threading                | Disabled            | Disable Hyper-Threading Technology.                                                                                                 |
|             | Intel Advanced > Memory Configuration                   | Page Close<br>Idle Timeout         | Disabled            | When disabled, turns off memory power management.                                                                                   |
|             | -0m867h                                                 | Power Down<br>Mode                 | No Power<br>Down    | When disabled, turns off memory power management.                                                                                   |
| andi6@xiaom | ,i.co                                                   | SAGV                               | Disabled            | When disabled, turns off SA GV. SA GV dynamically scales the work point (V/F), by applying DVFS (Dynamic Voltage Frequency Scaling) |
|             | Intel Advanced > Power & Performance > GT – Power       | RC6(Render                         | Disabled            | When disabled, prohibits the GPU                                                                                                    |
|             | Management Control                                      | Standby)                           | 222,                | from entering low-power state (RC6).                                                                                                |
|             | Intel Advanced > PCH-IO Configuration                   | Legacy IO<br>Low Latency           | Enabled             | When enabled, turns off PCH clock gating.                                                                                           |



|                 | Menu                                                                         | Option                            | TCC Mode<br>Setting | Description                                                                                                                        |
|-----------------|------------------------------------------------------------------------------|-----------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------|
| 2186            | Intel Advanced > PCH-IO Configuration > PCI Express Configuration            | DMI Link<br>ASPM<br>Control       | Disabled            | When disabled, turns off Active State Power Management (ASPM) control for the DMI link.                                            |
| 966559;RS20     | Intel Advanced > PCH-IO Configuration > TSN GBE Configuration                | PCHTSN<br>Multi-VC                | Enabled             | Enables PCH Multi Virtual Channels for integrated 2.5Gb Ethernet MAC with TSN support                                              |
|                 | Intel Advanced > System Agent (SA) Configuration > PCI Express Configuration | ASPM                              | Disabled            | When disabled, turns off Active State Power Management (ASPM).                                                                     |
|                 | Repeat the same for all available PCI Express Root Port's                    | L1 Substates                      | Disabled            | When disabled, turns off PCle L1 substates.                                                                                        |
| 36140556;94966b | 62818619; Di A                                                               | PTM                               | Enabled             | When enabled, provides a hardware mechanism for PCIe devices to correlate clock domains between an end point and the root complex. |
|                 | , 1,966559; PE                                                               | Multi-VC PCI Express Clock Gating | Enabled<br>Disabled | Enables Multi Virtual Channels When enabled, provides support for PCle virtual channel capability.                                 |
| 86140           | Intel Advanced > PCH-IO Configuration > PCI Express Configuration            | ASPM                              | Disabled            | When disabled, turns off Active State Power Management (ASPM).                                                                     |
| omi.com         | Repeat the same for all available PCI Express Root Port's                    | L1 Substates                      | Disabled            | When disabled, turns off PCIe L1 substates.                                                                                        |
| 100.            | om 86 <sup>1,40556</sup> ;94960                                              | PTM                               | Enabled             | When enabled, provides a hardware mechanism for PCIe devices to correlate clock domains between an end point and the root complex. |

|         | -om 80                                                                                                                 |                   | 2520    |                     | and the root complex.                    |
|---------|------------------------------------------------------------------------------------------------------------------------|-------------------|---------|---------------------|------------------------------------------|
| viaomi  | 1.00                                                                                                                   |                   | 66559°  |                     | An andlo                                 |
| andi6@X | The following options are part of TCC BIOS mode but are only available in BIOS versions that include TCC enhancements: |                   |         |                     |                                          |
| Ana     | Menu                                                                                                                   | om 861            | Option  | TCC Mode<br>Setting | Description                              |
|         | Intel Advan                                                                                                            | ced Menu > Intel® | GT CLOS | Enabled             | Integrated GPU only has access           |
|         | Time Coord                                                                                                             | dinated Computing | 6.9496  | 53                  | to small portion of the last level cache |



| Menu                         | Option      | TCC Mode | Description                       |
|------------------------------|-------------|----------|-----------------------------------|
| An                           | 26          | Setting  | 28100                             |
| Intel Advanced Menu > Intel® | IO Fabric   | Enabled  | When enabled, turns off some      |
| Time Coordinated Computing   | Low Latency |          | power management in the PCH IO    |
|                              | OUL         |          | fabrics. This option provides the |
| (a) 1                        |             |          | most aggressive IO fabric         |
| adilo                        |             |          | performance setting. S3 state is  |
| an arre                      |             | 6        | not supported.                    |

## B.2.2 12<sup>th</sup> Generation Intel® Core™ Processors (Alder Lake)

The following table lists the individual BIOS menu items set by TCC BIOS mode automatically. Specific menu path reflects locations in Intel's reference BIOS. Your BIOS vendor may use different naming convention. If needed ask your BIOS vendor for more information.

| 140556;5   | Menu                                                    | Option                             | TCC Mode<br>Setting | Description                                                                                                                         |
|------------|---------------------------------------------------------|------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 361        | Intel Advanced Menu > Power & Performance > CPU – Power | C states                           | Disabled            | When disabled, prohibits the core from entering low-power states.                                                                   |
|            | Management Control                                      | Intel Speed<br>Shift<br>Technology | Enabled             | When disabled, turns off Intel® Speed Shift Technology.                                                                             |
| 26740      | 550                                                     | Intel Speed<br>Step                | Enabled             | When disabled, turns off Intel<br>Speed Step® technology.                                                                           |
| i 20mi.com | Intel Advanced > ACPI D3Cold settings                   | ACPI<br>D3Cold<br>Support          | Disabled            | When disabled, prohibits some device power management states.                                                                       |
|            | Intel Advanced > ACPI Settings                          | Low Power<br>SO Idle<br>Capability | Disabled            | When disabled, prohibits S0ix states. S0ix states shut off parts of the SoC when they are not in use.                               |
| omi        | Intel Advanced Menu\CPU Configuration                   | Hyper-<br>Threading                | Disabled            | Disable Hyper-Threading<br>Technology.                                                                                              |
| die@Xige   | Intel Advanced > Memory Configuration                   | Page Close<br>Idle Timeout         | Disabled            | When disabled, turns off memory power management.                                                                                   |
| An all     | 3867403                                                 | Power Down<br>Mode                 | No Power<br>Down    | When disabled, turns off memory power management.                                                                                   |
| ar         | Ji6®Xizomi.com                                          | SAGV                               | Disabled            | When disabled, turns off SA GV. SA GV dynamically scales the work point (V/F), by applying DVFS (Dynamic Voltage Frequency Scaling) |



|                | (//0                              |              |                     | A . Y                                |
|----------------|-----------------------------------|--------------|---------------------|--------------------------------------|
|                | Menu                              | Option       | TCC Mode<br>Setting | Description                          |
|                | Intel Advanced > Power &          | RC6(Render   | Disabled            | When disabled, prohibits the GPU     |
| ob.            | Performance > GT - Power          | Standby)     |                     | from entering low-power state        |
| 0810           | Management Control                | 301.         |                     | (RC6).                               |
| RS             | Intel Advanced > PCH-IO           | Legacy IO    | Enabled             | When enabled, turns off PCH          |
| 622 y          | Configuration                     | Low Latency  |                     | clock gating.                        |
|                | Intel Advanced > PCH-IO           | DMI Link     | Disabled            | When disabled, turns off Active      |
|                | Configuration > PCI Express       | ASPM         | am 80               | State Power Management               |
|                | Configuration                     | Control      | ai.co.              | (ASPM) control for the DMI link.     |
|                | Intel Advanced > PCH-IO           | PCHTSN       | Enabled             | Enables PCH Multi Virtual            |
|                | Configuration > TSN GBE           | Multi-VC     |                     | Channels for integrated 2.5Gb        |
|                | Configuration                     | dio          |                     | Ethernet MAC with TSN support        |
|                | Intel Advanced > System Agent     | ASPM         | Disabled            | When disabled, turns off Active      |
| 6.94.5         | (SA) Configuration > PCI          |              |                     | State Power Management               |
| 2550,          | Express Configuration             |              |                     | (ASPM).                              |
| 61000          | Repeat the same for all available | L1 Substates | Disabled            | When disabled, turns off PCIe L1     |
|                | PCI Express Root Port's           |              | axia                | substates.                           |
|                | 29:P3                             | PTM          | Enabled             | When enabled, provides a             |
|                | 6650                              |              | Since               | hardware mechanism for PCIe          |
|                | 04.90                             | oi Arr       |                     | devices to correlate clock           |
|                | 56;3                              | '0.'D,       |                     | domains between an end point         |
| 100            | 5                                 | 9613         |                     | and the root complex.                |
| odi.com 86740  | c23                               | Multi-VC     | Enabled             | Enables Multi Virtual Channels       |
| COLU           | O:RS*                             | PCI Express  | Disabled            | When enabled, provides support       |
| mil            | - 6553                            | Clock Gating |                     | for PCIe virtual channel capability. |
|                | Intel Advanced > PCH-IO           | ASPM         | Disabled            | When disabled, turns off Active      |
|                | Configuration > PCI Express       |              | o. Di.              | State Power Management               |
|                | Configuration                     |              | 619,                | (ASPM).                              |
|                | Repeat the same for all available | L1 Substates | Disabled            | When disabled, turns off PCle L1     |
|                | PCI Express Root Port's           | RSL          |                     | substates.                           |
| ń              | ,co                               | PTM          | Enabled             | When enabled, provides a             |
| :12011         | 40                                | 903          |                     | hardware mechanism for PCIe          |
|                |                                   |              |                     | devices to correlate clock           |
|                | ,0550,                            |              |                     | domains between an end point         |
| An andio®xiaom | 6100                              |              | -01                 | and the root complex.                |
|                | mo                                |              | 2520                | (A)                                  |
|                |                                   |              |                     |                                      |



| Menu                         | Option      | TCC Mode | Description                        |
|------------------------------|-------------|----------|------------------------------------|
| , DU                         | 96          | Setting  | 28/10                              |
| Intel Advanced Menu > Intel® | GT CLOS     | Enabled  | Integrated GPU only has access     |
| Time Coordinated Computing   | ai.co       |          | to small portion of the last level |
|                              | 30LL        |          | cache                              |
| Intel Advanced Menu > Intel® | IO Fabric   | Enabled  | When enabled, turns off some       |
| Time Coordinated Computing   | Low Latency |          | power management in the PCH IO     |
| and Sall,                    |             | 61       | fabrics. This option provides the  |
| Oi A                         |             | 20,80    | most aggressive IO fabric          |
| 19,7                         |             | ; coll.  | performance setting. S3 state is   |
| 186,                         |             | W.       | not supported.                     |

## B.2.3 11th Generation Intel® Core™ Processors (Tiger Lake)

The following table lists the individual BIOS menu items set by TCC BIOS mode automatically. Specific menu path reflects locations in Intel's reference BIOS. Your BIOS vendor may use different naming convention. If needed ask your BIOS vendor for more information.

|          | Menu                                                                                                           | Option                             | TCC Mode<br>Setting | Description                                                                                           |
|----------|----------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------|
|          | Intel Advanced Menu > Power & Performance > CPU - Power                                                        | C states                           | Disabled            | When disabled, prohibits the core from entering low-power states.                                     |
| om 86740 | Management Control                                                                                             | Intel Speed<br>Shift<br>Technology | Disabled            | When disabled, turns off Intel® Speed Shift Technology.                                               |
| iaomi.cu | 1066259°,                                                                                                      | Intel Speed<br>Step                | Disabled            | When disabled, turns off Intel<br>Speed Step® technology.                                             |
| 8,       | Intel Advanced > ACPI D3Cold settings                                                                          | ACPI<br>D3Cold<br>Support          | Disabled            | When disabled, prohibits some device power management states.                                         |
| @Xiaomi  | Intel Advanced > ACPI Settings                                                                                 | Low Power<br>SO Idle<br>Capability | Disabled            | When disabled, prohibits S0ix states. S0ix states shut off parts of the SoC when they are not in use. |
| andi6    | Intel Advanced Menu > CPU Configuration                                                                        | Hyper-<br>Threading                | Disabled            | Disable Hyper-Threading Technology.                                                                   |
| Mr.      | Intel Advanced > Memory Configuration                                                                          | Page Close<br>Idle Timeout         | Disabled            | When disabled, turns off memory power management.                                                     |
|          | axiaomi."                                                                                                      | Power Down<br>Mode                 | No Power<br>Down    | When disabled, turns off memory power management.                                                     |
| an       | die Grand de la company de | SA GV                              | Disabled            | When disabled, turns off SA GV.<br>SA GV dynamically scales the                                       |



| Di An ar                | ndio 8                                                                       | 6140556,                    |                     | £2818619; V                                                                                                                        |
|-------------------------|------------------------------------------------------------------------------|-----------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------|
| 49,                     | rence Documents                                                              |                             | -6:949 <sup>6</sup> | intel.                                                                                                                             |
|                         | Menu Andrew                                                                  | Option                      | TCC Mode<br>Setting | Description                                                                                                                        |
| 28186                   | 19: Dr.                                                                      | omi.com                     |                     | work point (V/F), by applying DVFS (Dynamic Voltage Frequency Scaling)                                                             |
| 966559;RSIC             | Intel Advanced > Power & Performance > GT – Power Management Control         | RC6(Render<br>Standby)      | Disabled            | When disabled, prohibits the GPU from entering low-power state (RC6).                                                              |
| ); °                    | Intel Advanced > PCH-IO Configuration                                        | Legacy IO<br>Low Latency    | Enabled             | When enabled, turns off PCH clock gating.                                                                                          |
| _1                      | Intel Advanced > PCH-IO Configuration > PCI Express Configuration            | DMI Link<br>ASPM<br>Control | Disabled            | When disabled, turns off Active State Power Management (ASPM) control for the DMI link.                                            |
| 2556,94966 <sup>3</sup> | Intel Advanced > PCH-IO Configuration > TSN GBE Configuration                | PCHTSN<br>Multi-VC          | Enabled             | Enables PCH Multi Virtual Channels for integrated 2.5Gb Ethernet MAC with TSN support                                              |
| 361403                  | Intel Advanced > System Agent (SA) Configuration > PCI Express Configuration | ASPM                        | Disabled            | When disabled, turns off Active State Power Management (ASPM).                                                                     |
|                         | Repeat the same for all available PCI Express Root Port's                    | L1 Substates                | Disabled            | When disabled, turns off PCIe L1 substates.                                                                                        |
| mi.com 86740            | 556,3                                                                        | PTM                         | Enabled             | When enabled, provides a hardware mechanism for PCIe devices to correlate clock domains between an end point and the root complex. |
| iao.                    | 94,960                                                                       | Multi-VC                    | Enabled             | Enables Multi Virtual Channels                                                                                                     |
|                         | 4,0556;3                                                                     | PCI Express<br>Clock Gating | Disabled            | When enabled, provides support for PCIe virtual channel capability.                                                                |
| , ni                    | Intel Advanced > System Agent (SA) Configuration                             | WRC                         | Enabled             | When enabled, turns on Intel®  Data Direct I/O Technology  (Intel® DDIO).                                                          |
| ndi6@xiaon              | Intel Advanced > PCH-IO Configuration > PCI Express Configuration            | ASPM                        | Disabled            | When disabled, turns off Active State Power Management (ASPM).                                                                     |
| Vu.g.                   | Repeat the same for all available PCI Express Root Port's                    | L1 Substates                | Disabled            | When disabled, turns off PCIe L1 substates.                                                                                        |
| 200                     | di6@xizomi.cc                                                                | PTM                         | Enabled             | When enabled, provides a hardware mechanism for PCIe devices to correlate clock domains between an end point and the root complex. |



| Menu                                                    | Option      | TCC Mode<br>Setting | Description                                                                                                                 |
|---------------------------------------------------------|-------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Intel Advanced Menu > Intel® Time Coordinated Computing | GTCLOS      | Enabled             | Integrated GPU only has access to small portion of the last level cache                                                     |
| Intel Advanced Menu > Intel®                            | IO Fabric   | Enabled             | When enabled, turns off some                                                                                                |
| Time Coordinated Computing                              | Low Latency | mi.com 80           | power management in the PCH IO fabrics. This option provides the most aggressive IO fabric performance setting. S3 state is |
| 9;43                                                    | die         |                     | not supported.                                                                                                              |
| Intel Advanced > Intel® Time                            | OPIO        | Disabled            | Disable OPIO Recentering to                                                                                                 |
| Coordinated Computing                                   | Recentering |                     | improve PCIe latency.                                                                                                       |

## B.3 Intel Atom® Processors Firmware Configuration

## B.3.1 Intel Atom® x7000E/x7000C/x7000RE Series Processors (Alder Lake-N & Amston Lake)

The following table lists the individual BIOS menu items set by TCC BIOS mode automatically. Specific menu path reflects locations in intel's reference BIOS. Your BIOS vendor may use different naming convention. If needed ask your BIOS vendor for more information.

| Menu                           | Option      | TCC Mode                                       | Description                        |
|--------------------------------|-------------|------------------------------------------------|------------------------------------|
| 2550,                          |             | Setting                                        | ; com                              |
| Intel Advanced Menu > Power &  | C states    | Disabled                                       | When disabled, prohibits the core  |
| Performance > CPU - Power      | 628         |                                                | from entering low-power states.    |
| Management Control             | Intel Speed | Enabled                                        | When disabled, turns off Intel®    |
|                                | Shift       |                                                | Speed Shift Technology.            |
| OC.                            | Technology  |                                                | a An                               |
| -56;3                          | Intel Speed | Enabled                                        | When disabled, turns off Intel     |
| 1405                           | Step        |                                                | Speed Step® technology.            |
| Intel Advanced > ACPI D3Cold   | ACPI        | Disabled                                       | When disabled, prohibits some      |
| settings                       | D3Cold      | O.RS                                           | device power management            |
| ami.                           | Support     | (2) (2) (1) (1) (1) (1) (1) (1) (1) (1) (1) (1 | states.                            |
| Intel Advanced > ACPI Settings | Low Power   | Disabled                                       | When disabled, prohibits S0ix      |
| (i6 <sup>(0)</sup> )           | S0 Idle     |                                                | states. S0ix states shut off parts |
| 0,                             | Capability  |                                                | 2619,                              |



| o: Di An a'          | ndio                                                                         | 514,0556                          |                     | -918619;                                                                                                                            |
|----------------------|------------------------------------------------------------------------------|-----------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|
|                      | erence Documents                                                             |                                   | 6.9496              | intel.                                                                                                                              |
|                      | Menu                                                                         | Option                            | TCC Mode<br>Setting | Description                                                                                                                         |
|                      | (9,0)                                                                        | mi.com                            |                     | of the SoC when they are not in use.                                                                                                |
| 2.RS2816             | Intel Advanced > Memory Configuration                                        | Page Close<br>Idle Timeout        | Disabled            | When disabled, turns off memory power management.                                                                                   |
| 96655 <sup>3</sup> , | An andle                                                                     | Power Down<br>Mode                | No Power<br>Down    | When disabled, turns off memory power management.                                                                                   |
|                      | 59;RS2818619;Di                                                              | SA GV                             | Disabled            | When disabled, turns off SA GV. SA GV dynamically scales the work point (V/F), by applying DVFS (Dynamic Voltage Frequency Scaling) |
| 556;94966°           | Intel Advanced > Power & Performance > GT – Power Management Control         | RC6(Render<br>Standby)            | Disabled            | When disabled, prohibits the GPU from entering low-power state (RC6).                                                               |
| 367405               | Intel Advanced > PCH-IO Configuration                                        | Legacy IO<br>Low Latency          | Enabled             | When enabled, turns off PCH clock gating.                                                                                           |
|                      | Intel Advanced > PCH-IO Configuration > PCI Express Configuration            | DMI Link<br>ASPM<br>Control       | Disabled            | When disabled, turns off Active State Power Management (ASPM) control for the DMI link.                                             |
| 86140                | Intel Advanced > PCH-IO Configuration > TSN GBE Configuration                | PCH TSN<br>Multi-VC               | Enabled             | Enables PCH Multi Virtual<br>Channels for integrated 2.5Gb<br>Ethernet MAC with TSN support                                         |
| jaomi.com            | Intel Advanced > System Agent (SA) Configuration > PCI Express Configuration | ASPM                              | N/A                 | When disabled, turns off Active<br>State Power Management<br>(ASPM).                                                                |
|                      | Repeat the same for all available PCI Express Root Port's                    | L1 Substates                      | N/A                 | When disabled, turns off PCle L1 substates.                                                                                         |
| M andi6® xiaom       | .com 861                                                                     | PTM                               | N/A                 | When enabled, provides a hardware mechanism for PCIe devices to correlate clock domains between an end point and the root complex.  |
| An andio             | 386740556                                                                    | Multi-VC PCI Express Clock Gating | N/A<br>N/A          | Enables Multi Virtual Channels When enabled, provides support for PCIe virtual channel capability.                                  |
|                      | Intel Advanced > PCH-IO Configuration > PCI Express Configuration            | ASPM                              | Disabled            | When disabled, turns off Active State Power Management (ASPM).                                                                      |



| Menu                              | Option       | TCC Mode | Description                      |
|-----------------------------------|--------------|----------|----------------------------------|
| i An                              |              | Setting  | 2081                             |
| Repeat the same for all available | L1 Substates | Disabled | When disabled, turns off PCIe L1 |
| PCI Express Root Port's           | ni.co        |          | substates.                       |
| A.                                | PTM          | Enabled  | When enabled, provides a         |
|                                   |              |          | hardware mechanism for PCIe      |
| adile                             |              |          | devices to correlate clock       |
| VI SI                             |              | -61      | domains between an end point     |
| Oi K                              |              | -W 80    | and the root complex.            |

| Menu                         | Option      | TCC Mode<br>Setting | Description                        |
|------------------------------|-------------|---------------------|------------------------------------|
| Intel Advanced Menu > Intel® | GTCLOS      | Enabled             | Integrated GPU only has access     |
| Time Coordinated Computing   |             |                     | to small portion of the last level |
| 186,                         |             |                     | cache                              |
| Intel Advanced Menu > Intel® | IO Fabric   | Enabled             | When enabled, turns off some       |
| Time Coordinated Computing   | Low Latency | 416                 | power management in the PCH IO     |
| 6655                         |             | SILLO               | fabrics. This option provides the  |
| 0490                         | oi Arr      |                     | most aggressive IO fabric          |
| 56;3                         | '0.'D,      |                     | performance setting. S3 state is   |
|                              | 1867        |                     | not supported.                     |

## B.3.2 Intel Atom® x6000E Series Processors (Elkhart Lake)

The following table lists the individual BIOS menu items set by TCC BIOS mode automatically. Specific menu path reflects locations in intel's reference BIOS. Your BIOS vendor may use different naming convention. If needed ask your BIOS vendor for more information.

| i | Menu                          | Option      | TCC Mode | Description                       |
|---|-------------------------------|-------------|----------|-----------------------------------|
|   |                               |             | Setting  | An an                             |
|   | Intel Advanced Menu > Power & | C states    | Disabled | When disabled, prohibits the core |
|   | Performance > CPU - Power     |             |          | from entering low-power states.   |
|   | Management Control            | Intel Speed | Disabled | When disabled, turns off Intel®   |
|   | -M80                          | Shift       | 2520     | Speed Shift Technology.           |
|   | ai.co.                        | Technology  | -69:10   | die                               |
|   | : 30M                         | Intel       | Disabled | When disabled, turns off Intel    |
|   | a di Ale                      | SpeedStep   |          | SpeedStep® technology.            |



| on ar           | dio                                                                          | 6140556,                           |                     | 318619;                                                                                                                             |
|-----------------|------------------------------------------------------------------------------|------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Refer           | rence Documents                                                              |                                    | 6.9496              | intel.                                                                                                                              |
|                 | Menu                                                                         | Option                             | TCC Mode<br>Setting | Description                                                                                                                         |
| 08186           | Intel Advanced > ACPI D3Cold settings                                        | ACPI<br>D3Cold<br>Support          | Disabled            | When disabled, prohibits some device power management states.                                                                       |
| 1966559;RSZ     | Intel Advanced > ACPI Settings                                               | Low Power<br>SO Idle<br>Capability | Disabled            | When disabled, prohibits S0ix states. S0ix states shut off parts of the SoC when they are not in use.                               |
|                 | Intel Advanced > Memory Configuration                                        | Page Close<br>Idle Timeout         | Disabled            | When disabled, turns off memory power management.                                                                                   |
| جر              | 9:RS10                                                                       | Power Down<br>Mode                 | No Power<br>Down    | When disabled, turns off memory power management.                                                                                   |
| 36740556;949663 | 62818619; Di A                                                               | SA GV                              | Disabled            | When disabled, turns off SA GV. SA GV dynamically scales the work point (V/F), by applying DVFS (Dynamic Voltage Frequency Scaling) |
|                 | Intel Advanced > Power & Performance > GT - Power Management Control         | RC6(Render<br>Standby)             | Disabled            | When disabled, prohibits the GPU from entering low-power state (RC6).                                                               |
| 140             | Intel Advanced > PCH-IO Configuration                                        | Legacy IO<br>Low Latency           | Enabled             | When enabled, turns off PCH clock gating.                                                                                           |
| omi.com 86'     | Intel Advanced > PCH-IO Configuration > PCI Express Configuration            | DMI Link<br>ASPM<br>Control        | Disabled            | When disabled, turns off Active State Power Management (ASPM) control for the DMI link.                                             |
| 130             | Intel Advanced > PCH-IO Configuration > TSN GBE Configuration                | PCHTSN<br>Multi-VC                 | Enabled             | Enables PCH Multi Virtual Channels for integrated 2.5Gb Ethernet MAC with TSN support                                               |
| a i             | Intel Advanced > System Agent (SA) Configuration > PCI Express Configuration | ASPM                               | Disabled            | When disabled, turns off Active State Power Management (ASPM).                                                                      |
| :6@Xiaon        | Repeat the same for all available PCI Express Root Port's                    | L1 Substates                       | Disabled            | When disabled, turns off PCIe L1 substates.                                                                                         |
| An andie        | omi.com 86740550                                                             | PTM                                | Enabled             | When enabled, provides a hardware mechanism for PCIe devices to correlate clock domains between an end point and the root complex.  |
|                 | @Xiac                                                                        | Multi-VC                           | Enabled             | Enable Multi Virtual Channels                                                                                                       |



| Menu                              | Option       | TCC Mode | Description                      |
|-----------------------------------|--------------|----------|----------------------------------|
| And                               |              | Setting  | -08166                           |
| Intel Advanced > PCH-IO           | ASPM         | Disabled | When disabled, turns off Active  |
| Configuration > PCI Express       | ni.co        |          | State Power Management           |
| Configuration                     | 3011         |          | (ASPM).                          |
| Repeat the same for all available | L1 Substates | Disabled | When disabled, turns off PCIe L1 |
| PCI Express Root Port's           |              |          | substates.                       |
|                                   | PTM          | Enabled  | When enabled, provides a         |
|                                   |              | an be    | hardware mechanism for PCIe      |
| 6195                              |              | ai.co.   | devices to correlate clock       |
|                                   | : 0          |          | domains between an end point     |
|                                   | @Xia         |          | and the root complex.            |

| Menu                                                    | Option                   | TCC Mode<br>Setting | Description                                                                                                                                                             |
|---------------------------------------------------------|--------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Intel Advanced Menu > Intel® Time Coordinated Computing | GTCLOS                   | Enabled             | Integrated GPU only has access to small portion of the last level cache                                                                                                 |
| Intel Advanced Menu > Intel® Time Coordinated Computing | IO Fabric<br>Low Latency | Enabled             | When enabled, turns off some power management in the PCH IO fabrics. This option provides the most aggressive IO fabric performance setting. S3 state is not supported. |



## Appendix C Timed GPIO (TGPIO) Pin information

In the following tables list the Time GPIO Pin information as labeled on intel reference boards. PMC stands for Power Management Controller.

## C.1 Intel® Xeon® Processors

#### C.1.1 Intel® Xeon® W-11000E Series Processors

| Scenario | Reference Board SoC Pin Name          |
|----------|---------------------------------------|
| TCDIO    | Pin 0: GPP_H_23_TIME_SYNC_0           |
| TGPIO    | Pin 1: GPP_B_1_GSPI1_CS1B_TIME_SYNC_1 |

## C.1.2 Additional Xeon platforms with TGPIO support

| Platform     | Component         | Timed GPIO Pins      | Ball Name |
|--------------|-------------------|----------------------|-----------|
| Eagle Stream | PCH               | GPPC_S_0_TIME_SYNC_0 | BB18      |
| Eagle Stream | PCH 9             | GPPC_S_1_TIME_SYNC_1 | AU16      |
| Birch Stream | Granite Rapids-AP | TIMED_GPIO_0         | F6        |
| Birch Stream | Granite Rapids-AP | TIMED_GPIO_1         | E7        |
| Birch Stream | Granite Rapids-SP | TIMED_GPIO_0         | BM65      |
| Birch Stream | Granite Rapids-SP | TIMED_GPIO_1         | BM63      |

## C.2 Intel® Core™ Processors

## C.2.1 14th Generation Intel® Core™ S-Series Processors

| Scenario Reference Board SoC Pin Name |                                                      |     |
|---------------------------------------|------------------------------------------------------|-----|
| TGPIO 661                             | Pin 0: GPPC_B_14_SPKR_TIME_SYNC_1_SATA_LEDB_ISH_GP_6 |     |
| IGPIO                                 | Pin 1: GPPC_B_15_TIME_SYNC_0_ISH_GP_7                | 601 |



## C.2.2 13th Generation Intel® Core™ S-Series Processors

| Scenario | Reference Board SoC Pin Name | 25281  |
|----------|------------------------------|--------|
| TODIO    | Pin 0: GPP_H23 TIME_SYNC_0   | 559.10 |
| TGPIO    | Pin 1: GPP_I10 TIME_SYNC_1   | 249603 |

## C.2.3 13th Generation Intel® Core™ P-Series Processors

| Scenario | Reference Board SoC Pin Name | RS      |
|----------|------------------------------|---------|
| TGPIO    | Pin 0: GPPC_B14 TIME_SYNC_0  | 66559 · |
| IGFIO    | Pin 1: GPPC_B15 TIME_SYNC_1  | .91.96  |

### C.2.4 12th Generation Intel® Core™ S-Series Processors

| Scenario | Reference Board SoC Pin Name           |
|----------|----------------------------------------|
| TGPIO    | Pin 0: GPP_H_23_TIME_SYNC_0            |
| IGFIO    | Pin 1: GPP_I_10_GSPI1_CS1B_TIME_SYNC_1 |

## C.2.5 11th Generation Intel® Core™ Processors

| Scenario | Reference Board SoC Pin Name                 |
|----------|----------------------------------------------|
| TCDIO    | Pin 0: GPPC_H19_TIME_SYNC_0                  |
| TGPIO    | Pin 1: GPPC_B14_SPKR_TIME_SYNC_1_GSPI0_CS1_N |

## C.3 Intel Atom® Processors

## C.3.1 Intel Atom® x7000E/x7000C/x7000RE Series Processors

| Scenario | Reference Board SoC Pin Name                         |
|----------|------------------------------------------------------|
| TCDIO    | Pin 0: GPPC_B_15_TIME_SYNC_0_ISH_GP_7                |
| TGPIO    | Pin 1: GPPC_B_14_SPKR_TIME_SYNC_1_SATA_LEDB_ISH_GP_6 |

June 2024 Intel® TCC User Guide
Document Number: 786715 Intel Confidential 104



## C.3.2 Intel Atom® x6000E Series Processors

|           | -10                                                               |
|-----------|-------------------------------------------------------------------|
| Scenario  | Reference Board SoC Pin Name                                      |
| PMC TGPIO | Pin 0: GPPC_H_19_DDP1_CTRLDATA_TIME_SYNC_0_OSE_TGPIO20            |
|           | Pin 1: GPPC_B_14_SPKR_TIME_SYNC_1_GSPI0_CS1B_OSE_SPI2_CS B1       |
| PSE TGPIO | Pin 17: GPPC_B_4_CPU_GP_3_ESPI_ALERTB_1_OSE_TGPIO27               |
|           | Pin 18:<br>GPPC_B_23_PCHHOTB_GSPI1_CS1B_OSE_SPI3_CSB1_OSE_TGPIO28 |

There are 40 TGPIO pin options available on the Intel Atom® x6000E Series Processor PSE. For more information, please refer to chapter 22 of the Intel Atom® x6000E Series Processor External Design Specification (RDC#601458)



## Appendix D Capacity Bit Masks for LLC Cache

Table 7: Capacity bit masks for LLC Cache

|             | Processor                  | Brand String                       | # L3 Classes of<br>Service (CLOS) | Capacity Bitmask<br>Length (CBM) | 186                      |
|-------------|----------------------------|------------------------------------|-----------------------------------|----------------------------------|--------------------------|
| 3           |                            | Intel Atom® v6427FF Processor      | Service (CLOS)                    |                                  | 67,8                     |
|             |                            | Intel Atom® x6427FE Processor      |                                   | 16 (0xFFFF)                      |                          |
|             |                            | Intel Atom® x6425RE Processor      | - C                               | 16 (0xFFFF)                      | 0,1                      |
|             | Intel Atom®                | Intel Atom® x6414RE Processor      |                                   | 16 (0xFFFF)                      |                          |
|             | Processors X6000           | Intel Atom® x6212RE Processor      | 4                                 | 16 (0xFFFF)                      |                          |
|             | Series                     | Intel Atom® x6200FE Processor      | 4                                 | 8 (0xFF)                         |                          |
|             | 0.7                        | Intel Atom® X6416RE Processor      | 4                                 | 16 (0xFFFF)                      |                          |
|             | 699                        | Intel Atom® X6214RE Processor      |                                   | 16 (0xFFFF)                      |                          |
|             | 303                        | Intel Atom® x7211E Processor       | _                                 | 12 (0xFFF)                       | I                        |
|             |                            | Intel Atom® x7425E Processor       | _                                 | 12 (0xFFF)                       |                          |
| .66         |                            | Intel Atom® x7213E Processor       |                                   | 12 (0xFFF)                       |                          |
|             | Intel Atom®                | Intel Atom® x7211RE Processor      | , CO                              | 12 (0xFFF)                       |                          |
|             |                            | Intel Atom® x7213RE Processor      | 160mi.com                         | 12 (0xFFF)                       | 556.91.966 <sup>f.</sup> |
|             | Processors X7000<br>Series | Intel Atom® x7433RE Processor      | 100                               | 12 (0xFFF)                       |                          |
|             |                            | Intel Atom® x7835RE Processor      | 0.1                               | 12 (0xFFF)                       |                          |
|             |                            | Intel Atom® x7203C Processor       | 116                               | 12 (0xFFF)                       |                          |
|             | ~ (2)                      | Intel Atom® x7405C Processor       | No.                               | 12 (0xFFF)                       |                          |
|             | 2603                       | Intel Atom® x7809C Processor       | <b>5</b> .                        | 12 (0xFFF)                       |                          |
|             | 11 Gen Intel® Core™        | Intel® Core™ i7-1185GRE Processor  |                                   | 12 (0xFFF)                       |                          |
|             | Processors (UP3-           | Intel® Core™ i5-1145GRE Processor  | 4                                 | 8 (0xFF)                         |                          |
|             | Series)                    | Intel® Core™ i3-1115GRE Processor  | 7                                 | 12 (0xFFF)                       |                          |
|             | 100                        | Intel® Xeon® W-11865MRE Processor  |                                   | 12 (0xFFF)                       |                          |
|             |                            | Intel® Xeon® W-11865MLE Processor  | 1                                 | 12 (0xFFF)                       |                          |
| · M · O ·   | Intel® Xeon® W             | Intel® Xeon® W-11555MRE Processor  |                                   | 8 (0xFF)                         |                          |
| c0/,        | Processors                 | Intel® Xeon® W-11555MLE Processor  | 4                                 | 8 (0xFF)                         |                          |
| al.         | (TGL-H)                    | Intel® Xeon® W-11155MRE Processor  | Odlo                              | 8 (0xFF)                         |                          |
|             |                            | C10*                               | 311.                              | ` '                              | -10                      |
|             |                            | Intel® Xeon® W-11155MLE Processor  | . 00                              | 8 (0xFF)                         | 0,61                     |
|             | 12 Gen Intel® Core™        | Intel® Core™ i9-12900E Processor   | 0,,                               | 12 (0xFFF)                       | -100                     |
|             | Processors<br>(S-Series)   | Intel® Core™ i7-12700E Processor   | 16                                | 10 (0x3FF)                       | .com 867A                |
|             |                            | Intel® Core™ i5-12500E Processor   | -6\                               | 12 (0xFFF)                       |                          |
|             | - 361                      | Intel® Core™ i3-12100E Processor   | 4                                 | 12 (0xFFF)                       |                          |
|             | com 80                     | Intel® Core™ i7-1365UE Processor   | 4                                 | 12 (0xFFF)                       |                          |
|             |                            | Intel® Core™ i7-1365URE Processor  | 4                                 | 12 (0xFFF)                       |                          |
|             | 100                        | Intel® Core™ i5-1345UE Processor   | _                                 | 12 (0xFFF)                       |                          |
|             | omi.                       | Intel® Core™ i5-1345URE Processor  | _                                 | 12 (0xFFF)                       |                          |
| -7/3        |                            | Intel® Core™ i3-1335UE Processor   |                                   | 12 (0xFFF)                       |                          |
|             |                            | Intel® Core™ i3-1315UE Processor   |                                   | 10 (0x3FF)                       |                          |
| 410         |                            | Intel® Core™ i3-1315URE Processor  | , 01,                             | 10 (0x3FF)                       |                          |
|             | 13 Gen Intel® Core™        | Intel® Core™ i7-1370PE Processor   | 2673                              | 12 (0xFFF)                       |                          |
|             | Processors                 | Intel® Core™ i7-1370PRE Processor  | 16                                | 12 (0xFFF)                       |                          |
| ·           | (P-Series)                 | Intel® Core™ i5-1350PE Processor   | .RS28.                            | 8 (0xFF)                         | Tigo                     |
|             |                            | Intel® Core™ i5-1350PRE Processor  |                                   | 8 (0xFF)                         | (G) P                    |
|             |                            | Intel® Core™ i3-1340PE Processor   | 1,49,1                            | 8 (0xFF)                         |                          |
|             |                            | Intel® Core™ i3-1320PE Processor   | 200                               | 8 (0xFF)                         |                          |
|             | 130.                       | Intel® Core™ i3-1320PRE Processor  |                                   | 8 (0xFF)                         | 1                        |
|             | 0,1                        | Intel® Core™ i7-13800HE Processor  | 1                                 | 12 (0xFFF)                       |                          |
|             | 4,6                        | Intel® Core™ i7-13800HRE Processor |                                   | 12 (0xFFF)<br>12 (0xFFF)         | 1                        |
|             | and                        | Intel® Core™ i5-13600HE Processor  | 1                                 | 12 (0xFFF)                       |                          |
| 3619; Di Ar |                            | com 861                            | -9;R                              | 28,18                            |                          |
| 6191        |                            |                                    |                                   |                                  |                          |
| 3619,       | June 2024                  | olul.                              |                                   | Intel® TCC User Guide            | Di An a                  |



|             | Processor           | Brand String                       | # L3 Classes of<br>Service (CLOS) | Capacity Bitmask<br>Length (CBM) |
|-------------|---------------------|------------------------------------|-----------------------------------|----------------------------------|
|             | 0,                  | Intel® Core™ i5-13600HRE Processor |                                   | 12 (0xFFF)                       |
|             | 491                 | Intel® Core™ i3-13300HE Processor  |                                   | 8 (0xFF)                         |
| 366559;R528 | 00,                 | Intel® Core™ i3-13300HRE Processor |                                   | 8 (0xFF)                         |
|             |                     | Intel® Core™ i9-13900E Processor   |                                   | 12 (0xFFF)                       |
|             |                     | Intel® Core™ i9-13900TE Processor  |                                   | 12 (0xFFF)                       |
|             |                     | Intel® Core™ i7-13700E Processor   | .66                               | 12 (0xFFF)                       |
|             | 13 Gen Intel® Core™ | Intel® Core™ i7-13700TE Processor  | 1022                              | 12 (0xFFF)                       |
|             | Processors          | Intel® Core™ i5-13500E Processor   | 16                                | 12 (0xFFF)                       |
|             | (S-Series)          | Intel® Core™ i5-13500TE Processor  | 80.                               | 12 (0xFFF)                       |
|             |                     | Intel® Core™ i5-13400E Processor   | Olu,                              | 10 (0x3FF)                       |
|             | 61                  | Intel® Core™ i3-13100E Processor   | : C                               | 12 (0xFFF)                       |
|             | 480                 | Intel® Core™ i3-13100TE Processor  |                                   | 12 (0xFFF)                       |
| 740556,9498 | 200                 | Intel® Core™ i9-14900 Processor    | 12                                | 12 (0xFFF)                       |
|             | 05                  | Intel® Core™ i9-14900T Processor   |                                   | 12 (0xFFF)                       |
|             | 9                   | Intel® Core™ i7-14700 Processor    |                                   | 11 (0x7FF)                       |
|             |                     | Intel® Core™ i7-14700T Processor   |                                   | 11 (0x7FF)                       |
|             | 14 Gen Intel® Core™ | Intel® Core™ i5-14500 Processor    | 16                                | 12 (0xFFF)                       |
|             | Processors          | Intel® Core™ i5-14500T Processor   | 16                                | 12 (0xFFF)                       |
|             | (S-Series)          | Intel® Core™ i5-14400 Processor    | 200                               | 10 (0x3FF)                       |
|             |                     | Intel® Core™ i5-14400T Processor   | 21.00                             | 10 (0x3FF)                       |
|             |                     | Intel® Core™ i3-14100 Processor    | Ollin                             | 12 (0xFFF)                       |
|             |                     | Intel® Core™ i3-14100T Processor   | - Tion                            | 12 (0xFFF)                       |

Note: This table does not cover Intel® Xeon® Processors (except Intel® Xeon® W Processors - TGL-H), as Cache Allocation Technology on those processors is architectural and the equivalent specifications can be obtained via the CPUID instruction. Consult the Intel Software Developer's Manual for complete details.

S